Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T4,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T4,T5 |
0 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152274351 |
22018184 |
0 |
0 |
T1 |
638414 |
177244 |
0 |
0 |
T2 |
216 |
0 |
0 |
0 |
T3 |
368 |
0 |
0 |
0 |
T4 |
643714 |
112655 |
0 |
0 |
T5 |
132354 |
5106 |
0 |
0 |
T6 |
4224 |
0 |
0 |
0 |
T7 |
317490 |
7585 |
0 |
0 |
T8 |
47841 |
5012 |
0 |
0 |
T10 |
7672 |
4732 |
0 |
0 |
T11 |
13276 |
0 |
0 |
0 |
T12 |
0 |
39293 |
0 |
0 |
T13 |
0 |
1048 |
0 |
0 |
T14 |
0 |
4270 |
0 |
0 |
T50 |
0 |
3972 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152274351 |
122103399 |
0 |
0 |
T1 |
638414 |
637005 |
0 |
0 |
T2 |
216 |
0 |
0 |
0 |
T3 |
368 |
0 |
0 |
0 |
T4 |
643714 |
641062 |
0 |
0 |
T5 |
132354 |
132188 |
0 |
0 |
T6 |
4224 |
0 |
0 |
0 |
T7 |
317490 |
108364 |
0 |
0 |
T8 |
47841 |
47446 |
0 |
0 |
T10 |
7672 |
7264 |
0 |
0 |
T11 |
13276 |
13024 |
0 |
0 |
T12 |
0 |
422538 |
0 |
0 |
T13 |
0 |
56592 |
0 |
0 |
T14 |
0 |
22542 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152274351 |
122103399 |
0 |
0 |
T1 |
638414 |
637005 |
0 |
0 |
T2 |
216 |
0 |
0 |
0 |
T3 |
368 |
0 |
0 |
0 |
T4 |
643714 |
641062 |
0 |
0 |
T5 |
132354 |
132188 |
0 |
0 |
T6 |
4224 |
0 |
0 |
0 |
T7 |
317490 |
108364 |
0 |
0 |
T8 |
47841 |
47446 |
0 |
0 |
T10 |
7672 |
7264 |
0 |
0 |
T11 |
13276 |
13024 |
0 |
0 |
T12 |
0 |
422538 |
0 |
0 |
T13 |
0 |
56592 |
0 |
0 |
T14 |
0 |
22542 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152274351 |
122103399 |
0 |
0 |
T1 |
638414 |
637005 |
0 |
0 |
T2 |
216 |
0 |
0 |
0 |
T3 |
368 |
0 |
0 |
0 |
T4 |
643714 |
641062 |
0 |
0 |
T5 |
132354 |
132188 |
0 |
0 |
T6 |
4224 |
0 |
0 |
0 |
T7 |
317490 |
108364 |
0 |
0 |
T8 |
47841 |
47446 |
0 |
0 |
T10 |
7672 |
7264 |
0 |
0 |
T11 |
13276 |
13024 |
0 |
0 |
T12 |
0 |
422538 |
0 |
0 |
T13 |
0 |
56592 |
0 |
0 |
T14 |
0 |
22542 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152274351 |
22018184 |
0 |
0 |
T1 |
638414 |
177244 |
0 |
0 |
T2 |
216 |
0 |
0 |
0 |
T3 |
368 |
0 |
0 |
0 |
T4 |
643714 |
112655 |
0 |
0 |
T5 |
132354 |
5106 |
0 |
0 |
T6 |
4224 |
0 |
0 |
0 |
T7 |
317490 |
7585 |
0 |
0 |
T8 |
47841 |
5012 |
0 |
0 |
T10 |
7672 |
4732 |
0 |
0 |
T11 |
13276 |
0 |
0 |
0 |
T12 |
0 |
39293 |
0 |
0 |
T13 |
0 |
1048 |
0 |
0 |
T14 |
0 |
4270 |
0 |
0 |
T50 |
0 |
3972 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T4,T5 |
1 | 0 | 1 | Covered | T1,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T4,T5 |
0 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152274351 |
23153963 |
0 |
0 |
T1 |
638414 |
187085 |
0 |
0 |
T2 |
216 |
0 |
0 |
0 |
T3 |
368 |
0 |
0 |
0 |
T4 |
643714 |
118384 |
0 |
0 |
T5 |
132354 |
5356 |
0 |
0 |
T6 |
4224 |
0 |
0 |
0 |
T7 |
317490 |
7902 |
0 |
0 |
T8 |
47841 |
5720 |
0 |
0 |
T10 |
7672 |
5040 |
0 |
0 |
T11 |
13276 |
0 |
0 |
0 |
T12 |
0 |
42375 |
0 |
0 |
T13 |
0 |
1166 |
0 |
0 |
T14 |
0 |
4720 |
0 |
0 |
T50 |
0 |
4096 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152274351 |
122103399 |
0 |
0 |
T1 |
638414 |
637005 |
0 |
0 |
T2 |
216 |
0 |
0 |
0 |
T3 |
368 |
0 |
0 |
0 |
T4 |
643714 |
641062 |
0 |
0 |
T5 |
132354 |
132188 |
0 |
0 |
T6 |
4224 |
0 |
0 |
0 |
T7 |
317490 |
108364 |
0 |
0 |
T8 |
47841 |
47446 |
0 |
0 |
T10 |
7672 |
7264 |
0 |
0 |
T11 |
13276 |
13024 |
0 |
0 |
T12 |
0 |
422538 |
0 |
0 |
T13 |
0 |
56592 |
0 |
0 |
T14 |
0 |
22542 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152274351 |
122103399 |
0 |
0 |
T1 |
638414 |
637005 |
0 |
0 |
T2 |
216 |
0 |
0 |
0 |
T3 |
368 |
0 |
0 |
0 |
T4 |
643714 |
641062 |
0 |
0 |
T5 |
132354 |
132188 |
0 |
0 |
T6 |
4224 |
0 |
0 |
0 |
T7 |
317490 |
108364 |
0 |
0 |
T8 |
47841 |
47446 |
0 |
0 |
T10 |
7672 |
7264 |
0 |
0 |
T11 |
13276 |
13024 |
0 |
0 |
T12 |
0 |
422538 |
0 |
0 |
T13 |
0 |
56592 |
0 |
0 |
T14 |
0 |
22542 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152274351 |
122103399 |
0 |
0 |
T1 |
638414 |
637005 |
0 |
0 |
T2 |
216 |
0 |
0 |
0 |
T3 |
368 |
0 |
0 |
0 |
T4 |
643714 |
641062 |
0 |
0 |
T5 |
132354 |
132188 |
0 |
0 |
T6 |
4224 |
0 |
0 |
0 |
T7 |
317490 |
108364 |
0 |
0 |
T8 |
47841 |
47446 |
0 |
0 |
T10 |
7672 |
7264 |
0 |
0 |
T11 |
13276 |
13024 |
0 |
0 |
T12 |
0 |
422538 |
0 |
0 |
T13 |
0 |
56592 |
0 |
0 |
T14 |
0 |
22542 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152274351 |
23153963 |
0 |
0 |
T1 |
638414 |
187085 |
0 |
0 |
T2 |
216 |
0 |
0 |
0 |
T3 |
368 |
0 |
0 |
0 |
T4 |
643714 |
118384 |
0 |
0 |
T5 |
132354 |
5356 |
0 |
0 |
T6 |
4224 |
0 |
0 |
0 |
T7 |
317490 |
7902 |
0 |
0 |
T8 |
47841 |
5720 |
0 |
0 |
T10 |
7672 |
5040 |
0 |
0 |
T11 |
13276 |
0 |
0 |
0 |
T12 |
0 |
42375 |
0 |
0 |
T13 |
0 |
1166 |
0 |
0 |
T14 |
0 |
4720 |
0 |
0 |
T50 |
0 |
4096 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T4,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T4,T5 |
0 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152274351 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152274351 |
122103399 |
0 |
0 |
T1 |
638414 |
637005 |
0 |
0 |
T2 |
216 |
0 |
0 |
0 |
T3 |
368 |
0 |
0 |
0 |
T4 |
643714 |
641062 |
0 |
0 |
T5 |
132354 |
132188 |
0 |
0 |
T6 |
4224 |
0 |
0 |
0 |
T7 |
317490 |
108364 |
0 |
0 |
T8 |
47841 |
47446 |
0 |
0 |
T10 |
7672 |
7264 |
0 |
0 |
T11 |
13276 |
13024 |
0 |
0 |
T12 |
0 |
422538 |
0 |
0 |
T13 |
0 |
56592 |
0 |
0 |
T14 |
0 |
22542 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152274351 |
122103399 |
0 |
0 |
T1 |
638414 |
637005 |
0 |
0 |
T2 |
216 |
0 |
0 |
0 |
T3 |
368 |
0 |
0 |
0 |
T4 |
643714 |
641062 |
0 |
0 |
T5 |
132354 |
132188 |
0 |
0 |
T6 |
4224 |
0 |
0 |
0 |
T7 |
317490 |
108364 |
0 |
0 |
T8 |
47841 |
47446 |
0 |
0 |
T10 |
7672 |
7264 |
0 |
0 |
T11 |
13276 |
13024 |
0 |
0 |
T12 |
0 |
422538 |
0 |
0 |
T13 |
0 |
56592 |
0 |
0 |
T14 |
0 |
22542 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152274351 |
122103399 |
0 |
0 |
T1 |
638414 |
637005 |
0 |
0 |
T2 |
216 |
0 |
0 |
0 |
T3 |
368 |
0 |
0 |
0 |
T4 |
643714 |
641062 |
0 |
0 |
T5 |
132354 |
132188 |
0 |
0 |
T6 |
4224 |
0 |
0 |
0 |
T7 |
317490 |
108364 |
0 |
0 |
T8 |
47841 |
47446 |
0 |
0 |
T10 |
7672 |
7264 |
0 |
0 |
T11 |
13276 |
13024 |
0 |
0 |
T12 |
0 |
422538 |
0 |
0 |
T13 |
0 |
56592 |
0 |
0 |
T14 |
0 |
22542 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152274351 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T6,T7,T12 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T6,T7,T12 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T6,T7,T12 |
1 | 0 | 1 | Covered | T6,T7,T12 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T6,T7,T12 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T6,T7,T12 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T6,T7,T12 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T12 |
1 | 0 | Covered | T6,T7,T12 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T12 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T6 |
0 |
0 |
Covered |
T2,T3,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T12 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152274351 |
6006156 |
0 |
0 |
T6 |
4224 |
1848 |
0 |
0 |
T7 |
317490 |
20327 |
0 |
0 |
T8 |
47841 |
0 |
0 |
0 |
T10 |
7672 |
0 |
0 |
0 |
T11 |
13276 |
0 |
0 |
0 |
T12 |
483119 |
18141 |
0 |
0 |
T13 |
57490 |
0 |
0 |
0 |
T14 |
23102 |
0 |
0 |
0 |
T26 |
0 |
59216 |
0 |
0 |
T29 |
114444 |
17384 |
0 |
0 |
T31 |
0 |
23174 |
0 |
0 |
T34 |
0 |
22110 |
0 |
0 |
T38 |
0 |
16730 |
0 |
0 |
T46 |
0 |
34344 |
0 |
0 |
T50 |
17408 |
0 |
0 |
0 |
T57 |
0 |
43939 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152274351 |
28829679 |
0 |
0 |
T2 |
216 |
216 |
0 |
0 |
T3 |
368 |
72 |
0 |
0 |
T4 |
643714 |
0 |
0 |
0 |
T5 |
132354 |
0 |
0 |
0 |
T6 |
4224 |
4224 |
0 |
0 |
T7 |
317490 |
206408 |
0 |
0 |
T8 |
47841 |
0 |
0 |
0 |
T10 |
7672 |
0 |
0 |
0 |
T11 |
13276 |
0 |
0 |
0 |
T12 |
483119 |
55576 |
0 |
0 |
T26 |
0 |
132296 |
0 |
0 |
T29 |
0 |
111296 |
0 |
0 |
T30 |
0 |
90736 |
0 |
0 |
T31 |
0 |
86440 |
0 |
0 |
T33 |
0 |
72 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152274351 |
28829679 |
0 |
0 |
T2 |
216 |
216 |
0 |
0 |
T3 |
368 |
72 |
0 |
0 |
T4 |
643714 |
0 |
0 |
0 |
T5 |
132354 |
0 |
0 |
0 |
T6 |
4224 |
4224 |
0 |
0 |
T7 |
317490 |
206408 |
0 |
0 |
T8 |
47841 |
0 |
0 |
0 |
T10 |
7672 |
0 |
0 |
0 |
T11 |
13276 |
0 |
0 |
0 |
T12 |
483119 |
55576 |
0 |
0 |
T26 |
0 |
132296 |
0 |
0 |
T29 |
0 |
111296 |
0 |
0 |
T30 |
0 |
90736 |
0 |
0 |
T31 |
0 |
86440 |
0 |
0 |
T33 |
0 |
72 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152274351 |
28829679 |
0 |
0 |
T2 |
216 |
216 |
0 |
0 |
T3 |
368 |
72 |
0 |
0 |
T4 |
643714 |
0 |
0 |
0 |
T5 |
132354 |
0 |
0 |
0 |
T6 |
4224 |
4224 |
0 |
0 |
T7 |
317490 |
206408 |
0 |
0 |
T8 |
47841 |
0 |
0 |
0 |
T10 |
7672 |
0 |
0 |
0 |
T11 |
13276 |
0 |
0 |
0 |
T12 |
483119 |
55576 |
0 |
0 |
T26 |
0 |
132296 |
0 |
0 |
T29 |
0 |
111296 |
0 |
0 |
T30 |
0 |
90736 |
0 |
0 |
T31 |
0 |
86440 |
0 |
0 |
T33 |
0 |
72 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152274351 |
6006156 |
0 |
0 |
T6 |
4224 |
1848 |
0 |
0 |
T7 |
317490 |
20327 |
0 |
0 |
T8 |
47841 |
0 |
0 |
0 |
T10 |
7672 |
0 |
0 |
0 |
T11 |
13276 |
0 |
0 |
0 |
T12 |
483119 |
18141 |
0 |
0 |
T13 |
57490 |
0 |
0 |
0 |
T14 |
23102 |
0 |
0 |
0 |
T26 |
0 |
59216 |
0 |
0 |
T29 |
114444 |
17384 |
0 |
0 |
T31 |
0 |
23174 |
0 |
0 |
T34 |
0 |
22110 |
0 |
0 |
T38 |
0 |
16730 |
0 |
0 |
T46 |
0 |
34344 |
0 |
0 |
T50 |
17408 |
0 |
0 |
0 |
T57 |
0 |
43939 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T6,T7,T12 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T6,T7,T12 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T6,T7,T12 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T6,T7,T12 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T6,T7,T12 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T6 |
0 |
0 |
Covered |
T2,T3,T6 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T12 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152274351 |
193058 |
0 |
0 |
T6 |
4224 |
59 |
0 |
0 |
T7 |
317490 |
656 |
0 |
0 |
T8 |
47841 |
0 |
0 |
0 |
T10 |
7672 |
0 |
0 |
0 |
T11 |
13276 |
0 |
0 |
0 |
T12 |
483119 |
586 |
0 |
0 |
T13 |
57490 |
0 |
0 |
0 |
T14 |
23102 |
0 |
0 |
0 |
T26 |
0 |
1916 |
0 |
0 |
T29 |
114444 |
557 |
0 |
0 |
T31 |
0 |
747 |
0 |
0 |
T34 |
0 |
713 |
0 |
0 |
T38 |
0 |
538 |
0 |
0 |
T46 |
0 |
1107 |
0 |
0 |
T50 |
17408 |
0 |
0 |
0 |
T57 |
0 |
1418 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152274351 |
28829679 |
0 |
0 |
T2 |
216 |
216 |
0 |
0 |
T3 |
368 |
72 |
0 |
0 |
T4 |
643714 |
0 |
0 |
0 |
T5 |
132354 |
0 |
0 |
0 |
T6 |
4224 |
4224 |
0 |
0 |
T7 |
317490 |
206408 |
0 |
0 |
T8 |
47841 |
0 |
0 |
0 |
T10 |
7672 |
0 |
0 |
0 |
T11 |
13276 |
0 |
0 |
0 |
T12 |
483119 |
55576 |
0 |
0 |
T26 |
0 |
132296 |
0 |
0 |
T29 |
0 |
111296 |
0 |
0 |
T30 |
0 |
90736 |
0 |
0 |
T31 |
0 |
86440 |
0 |
0 |
T33 |
0 |
72 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152274351 |
28829679 |
0 |
0 |
T2 |
216 |
216 |
0 |
0 |
T3 |
368 |
72 |
0 |
0 |
T4 |
643714 |
0 |
0 |
0 |
T5 |
132354 |
0 |
0 |
0 |
T6 |
4224 |
4224 |
0 |
0 |
T7 |
317490 |
206408 |
0 |
0 |
T8 |
47841 |
0 |
0 |
0 |
T10 |
7672 |
0 |
0 |
0 |
T11 |
13276 |
0 |
0 |
0 |
T12 |
483119 |
55576 |
0 |
0 |
T26 |
0 |
132296 |
0 |
0 |
T29 |
0 |
111296 |
0 |
0 |
T30 |
0 |
90736 |
0 |
0 |
T31 |
0 |
86440 |
0 |
0 |
T33 |
0 |
72 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152274351 |
28829679 |
0 |
0 |
T2 |
216 |
216 |
0 |
0 |
T3 |
368 |
72 |
0 |
0 |
T4 |
643714 |
0 |
0 |
0 |
T5 |
132354 |
0 |
0 |
0 |
T6 |
4224 |
4224 |
0 |
0 |
T7 |
317490 |
206408 |
0 |
0 |
T8 |
47841 |
0 |
0 |
0 |
T10 |
7672 |
0 |
0 |
0 |
T11 |
13276 |
0 |
0 |
0 |
T12 |
483119 |
55576 |
0 |
0 |
T26 |
0 |
132296 |
0 |
0 |
T29 |
0 |
111296 |
0 |
0 |
T30 |
0 |
90736 |
0 |
0 |
T31 |
0 |
86440 |
0 |
0 |
T33 |
0 |
72 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152274351 |
193058 |
0 |
0 |
T6 |
4224 |
59 |
0 |
0 |
T7 |
317490 |
656 |
0 |
0 |
T8 |
47841 |
0 |
0 |
0 |
T10 |
7672 |
0 |
0 |
0 |
T11 |
13276 |
0 |
0 |
0 |
T12 |
483119 |
586 |
0 |
0 |
T13 |
57490 |
0 |
0 |
0 |
T14 |
23102 |
0 |
0 |
0 |
T26 |
0 |
1916 |
0 |
0 |
T29 |
114444 |
557 |
0 |
0 |
T31 |
0 |
747 |
0 |
0 |
T34 |
0 |
713 |
0 |
0 |
T38 |
0 |
538 |
0 |
0 |
T46 |
0 |
1107 |
0 |
0 |
T50 |
17408 |
0 |
0 |
0 |
T57 |
0 |
1418 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T4,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T4,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
450525586 |
3023798 |
0 |
0 |
T1 |
259393 |
8320 |
0 |
0 |
T2 |
2626 |
0 |
0 |
0 |
T3 |
2304 |
0 |
0 |
0 |
T4 |
266667 |
7488 |
0 |
0 |
T5 |
798416 |
832 |
0 |
0 |
T6 |
10482 |
0 |
0 |
0 |
T7 |
107066 |
2496 |
0 |
0 |
T8 |
58855 |
832 |
0 |
0 |
T9 |
2133 |
100 |
0 |
0 |
T10 |
36159 |
832 |
0 |
0 |
T11 |
0 |
2604 |
0 |
0 |
T12 |
0 |
12138 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
450525586 |
450437955 |
0 |
0 |
T1 |
259393 |
259387 |
0 |
0 |
T2 |
2626 |
2542 |
0 |
0 |
T3 |
2304 |
2244 |
0 |
0 |
T4 |
266667 |
266606 |
0 |
0 |
T5 |
798416 |
798341 |
0 |
0 |
T6 |
10482 |
10420 |
0 |
0 |
T7 |
107066 |
106966 |
0 |
0 |
T8 |
58855 |
58756 |
0 |
0 |
T9 |
2133 |
2055 |
0 |
0 |
T10 |
36159 |
36062 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
450525586 |
450437955 |
0 |
0 |
T1 |
259393 |
259387 |
0 |
0 |
T2 |
2626 |
2542 |
0 |
0 |
T3 |
2304 |
2244 |
0 |
0 |
T4 |
266667 |
266606 |
0 |
0 |
T5 |
798416 |
798341 |
0 |
0 |
T6 |
10482 |
10420 |
0 |
0 |
T7 |
107066 |
106966 |
0 |
0 |
T8 |
58855 |
58756 |
0 |
0 |
T9 |
2133 |
2055 |
0 |
0 |
T10 |
36159 |
36062 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
450525586 |
450437955 |
0 |
0 |
T1 |
259393 |
259387 |
0 |
0 |
T2 |
2626 |
2542 |
0 |
0 |
T3 |
2304 |
2244 |
0 |
0 |
T4 |
266667 |
266606 |
0 |
0 |
T5 |
798416 |
798341 |
0 |
0 |
T6 |
10482 |
10420 |
0 |
0 |
T7 |
107066 |
106966 |
0 |
0 |
T8 |
58855 |
58756 |
0 |
0 |
T9 |
2133 |
2055 |
0 |
0 |
T10 |
36159 |
36062 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
450525586 |
3023798 |
0 |
0 |
T1 |
259393 |
8320 |
0 |
0 |
T2 |
2626 |
0 |
0 |
0 |
T3 |
2304 |
0 |
0 |
0 |
T4 |
266667 |
7488 |
0 |
0 |
T5 |
798416 |
832 |
0 |
0 |
T6 |
10482 |
0 |
0 |
0 |
T7 |
107066 |
2496 |
0 |
0 |
T8 |
58855 |
832 |
0 |
0 |
T9 |
2133 |
100 |
0 |
0 |
T10 |
36159 |
832 |
0 |
0 |
T11 |
0 |
2604 |
0 |
0 |
T12 |
0 |
12138 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
450525586 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
450525586 |
450437955 |
0 |
0 |
T1 |
259393 |
259387 |
0 |
0 |
T2 |
2626 |
2542 |
0 |
0 |
T3 |
2304 |
2244 |
0 |
0 |
T4 |
266667 |
266606 |
0 |
0 |
T5 |
798416 |
798341 |
0 |
0 |
T6 |
10482 |
10420 |
0 |
0 |
T7 |
107066 |
106966 |
0 |
0 |
T8 |
58855 |
58756 |
0 |
0 |
T9 |
2133 |
2055 |
0 |
0 |
T10 |
36159 |
36062 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
450525586 |
450437955 |
0 |
0 |
T1 |
259393 |
259387 |
0 |
0 |
T2 |
2626 |
2542 |
0 |
0 |
T3 |
2304 |
2244 |
0 |
0 |
T4 |
266667 |
266606 |
0 |
0 |
T5 |
798416 |
798341 |
0 |
0 |
T6 |
10482 |
10420 |
0 |
0 |
T7 |
107066 |
106966 |
0 |
0 |
T8 |
58855 |
58756 |
0 |
0 |
T9 |
2133 |
2055 |
0 |
0 |
T10 |
36159 |
36062 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
450525586 |
450437955 |
0 |
0 |
T1 |
259393 |
259387 |
0 |
0 |
T2 |
2626 |
2542 |
0 |
0 |
T3 |
2304 |
2244 |
0 |
0 |
T4 |
266667 |
266606 |
0 |
0 |
T5 |
798416 |
798341 |
0 |
0 |
T6 |
10482 |
10420 |
0 |
0 |
T7 |
107066 |
106966 |
0 |
0 |
T8 |
58855 |
58756 |
0 |
0 |
T9 |
2133 |
2055 |
0 |
0 |
T10 |
36159 |
36062 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
450525586 |
0 |
0 |
0 |