Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T4,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T5,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T7,T11 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T5,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T5,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T7 |
1 | 0 | Covered | T4,T5,T7 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T4,T5 |
0 |
0 |
Covered |
T2,T4,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142844775 |
20259149 |
0 |
0 |
T4 |
10483 |
10 |
0 |
0 |
T5 |
273357 |
41479 |
0 |
0 |
T7 |
87745 |
1070 |
0 |
0 |
T8 |
1984 |
0 |
0 |
0 |
T10 |
21021 |
0 |
0 |
0 |
T11 |
25031 |
63 |
0 |
0 |
T12 |
6928 |
0 |
0 |
0 |
T13 |
265388 |
7700 |
0 |
0 |
T14 |
4919 |
2737 |
0 |
0 |
T15 |
0 |
45281 |
0 |
0 |
T16 |
0 |
21180 |
0 |
0 |
T24 |
0 |
980 |
0 |
0 |
T26 |
0 |
3462 |
0 |
0 |
T28 |
3384 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142844775 |
113959051 |
0 |
0 |
T2 |
42579 |
42272 |
0 |
0 |
T3 |
23355 |
0 |
0 |
0 |
T4 |
10483 |
10152 |
0 |
0 |
T5 |
273357 |
272640 |
0 |
0 |
T7 |
87745 |
87404 |
0 |
0 |
T8 |
1984 |
0 |
0 |
0 |
T10 |
21021 |
0 |
0 |
0 |
T11 |
25031 |
25031 |
0 |
0 |
T12 |
6928 |
6928 |
0 |
0 |
T13 |
265388 |
209874 |
0 |
0 |
T14 |
0 |
4919 |
0 |
0 |
T15 |
0 |
289566 |
0 |
0 |
T16 |
0 |
203766 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142844775 |
113959051 |
0 |
0 |
T2 |
42579 |
42272 |
0 |
0 |
T3 |
23355 |
0 |
0 |
0 |
T4 |
10483 |
10152 |
0 |
0 |
T5 |
273357 |
272640 |
0 |
0 |
T7 |
87745 |
87404 |
0 |
0 |
T8 |
1984 |
0 |
0 |
0 |
T10 |
21021 |
0 |
0 |
0 |
T11 |
25031 |
25031 |
0 |
0 |
T12 |
6928 |
6928 |
0 |
0 |
T13 |
265388 |
209874 |
0 |
0 |
T14 |
0 |
4919 |
0 |
0 |
T15 |
0 |
289566 |
0 |
0 |
T16 |
0 |
203766 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142844775 |
113959051 |
0 |
0 |
T2 |
42579 |
42272 |
0 |
0 |
T3 |
23355 |
0 |
0 |
0 |
T4 |
10483 |
10152 |
0 |
0 |
T5 |
273357 |
272640 |
0 |
0 |
T7 |
87745 |
87404 |
0 |
0 |
T8 |
1984 |
0 |
0 |
0 |
T10 |
21021 |
0 |
0 |
0 |
T11 |
25031 |
25031 |
0 |
0 |
T12 |
6928 |
6928 |
0 |
0 |
T13 |
265388 |
209874 |
0 |
0 |
T14 |
0 |
4919 |
0 |
0 |
T15 |
0 |
289566 |
0 |
0 |
T16 |
0 |
203766 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142844775 |
20259149 |
0 |
0 |
T4 |
10483 |
10 |
0 |
0 |
T5 |
273357 |
41479 |
0 |
0 |
T7 |
87745 |
1070 |
0 |
0 |
T8 |
1984 |
0 |
0 |
0 |
T10 |
21021 |
0 |
0 |
0 |
T11 |
25031 |
63 |
0 |
0 |
T12 |
6928 |
0 |
0 |
0 |
T13 |
265388 |
7700 |
0 |
0 |
T14 |
4919 |
2737 |
0 |
0 |
T15 |
0 |
45281 |
0 |
0 |
T16 |
0 |
21180 |
0 |
0 |
T24 |
0 |
980 |
0 |
0 |
T26 |
0 |
3462 |
0 |
0 |
T28 |
3384 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T4,T5 |
1 | 0 | 1 | Covered | T4,T5,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T5,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T7,T11 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T5,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T5,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T11 |
1 | 0 | Covered | T4,T5,T7 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T4,T5 |
0 |
0 |
Covered |
T2,T4,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142844775 |
21290374 |
0 |
0 |
T4 |
10483 |
8 |
0 |
0 |
T5 |
273357 |
43618 |
0 |
0 |
T7 |
87745 |
1212 |
0 |
0 |
T8 |
1984 |
0 |
0 |
0 |
T10 |
21021 |
0 |
0 |
0 |
T11 |
25031 |
63 |
0 |
0 |
T12 |
6928 |
0 |
0 |
0 |
T13 |
265388 |
8168 |
0 |
0 |
T14 |
4919 |
2823 |
0 |
0 |
T15 |
0 |
47446 |
0 |
0 |
T16 |
0 |
22576 |
0 |
0 |
T24 |
0 |
1040 |
0 |
0 |
T26 |
0 |
3646 |
0 |
0 |
T28 |
3384 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142844775 |
113959051 |
0 |
0 |
T2 |
42579 |
42272 |
0 |
0 |
T3 |
23355 |
0 |
0 |
0 |
T4 |
10483 |
10152 |
0 |
0 |
T5 |
273357 |
272640 |
0 |
0 |
T7 |
87745 |
87404 |
0 |
0 |
T8 |
1984 |
0 |
0 |
0 |
T10 |
21021 |
0 |
0 |
0 |
T11 |
25031 |
25031 |
0 |
0 |
T12 |
6928 |
6928 |
0 |
0 |
T13 |
265388 |
209874 |
0 |
0 |
T14 |
0 |
4919 |
0 |
0 |
T15 |
0 |
289566 |
0 |
0 |
T16 |
0 |
203766 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142844775 |
113959051 |
0 |
0 |
T2 |
42579 |
42272 |
0 |
0 |
T3 |
23355 |
0 |
0 |
0 |
T4 |
10483 |
10152 |
0 |
0 |
T5 |
273357 |
272640 |
0 |
0 |
T7 |
87745 |
87404 |
0 |
0 |
T8 |
1984 |
0 |
0 |
0 |
T10 |
21021 |
0 |
0 |
0 |
T11 |
25031 |
25031 |
0 |
0 |
T12 |
6928 |
6928 |
0 |
0 |
T13 |
265388 |
209874 |
0 |
0 |
T14 |
0 |
4919 |
0 |
0 |
T15 |
0 |
289566 |
0 |
0 |
T16 |
0 |
203766 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142844775 |
113959051 |
0 |
0 |
T2 |
42579 |
42272 |
0 |
0 |
T3 |
23355 |
0 |
0 |
0 |
T4 |
10483 |
10152 |
0 |
0 |
T5 |
273357 |
272640 |
0 |
0 |
T7 |
87745 |
87404 |
0 |
0 |
T8 |
1984 |
0 |
0 |
0 |
T10 |
21021 |
0 |
0 |
0 |
T11 |
25031 |
25031 |
0 |
0 |
T12 |
6928 |
6928 |
0 |
0 |
T13 |
265388 |
209874 |
0 |
0 |
T14 |
0 |
4919 |
0 |
0 |
T15 |
0 |
289566 |
0 |
0 |
T16 |
0 |
203766 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142844775 |
21290374 |
0 |
0 |
T4 |
10483 |
8 |
0 |
0 |
T5 |
273357 |
43618 |
0 |
0 |
T7 |
87745 |
1212 |
0 |
0 |
T8 |
1984 |
0 |
0 |
0 |
T10 |
21021 |
0 |
0 |
0 |
T11 |
25031 |
63 |
0 |
0 |
T12 |
6928 |
0 |
0 |
0 |
T13 |
265388 |
8168 |
0 |
0 |
T14 |
4919 |
2823 |
0 |
0 |
T15 |
0 |
47446 |
0 |
0 |
T16 |
0 |
22576 |
0 |
0 |
T24 |
0 |
1040 |
0 |
0 |
T26 |
0 |
3646 |
0 |
0 |
T28 |
3384 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T4,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T4,T5 |
0 |
0 |
Covered |
T2,T4,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142844775 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142844775 |
113959051 |
0 |
0 |
T2 |
42579 |
42272 |
0 |
0 |
T3 |
23355 |
0 |
0 |
0 |
T4 |
10483 |
10152 |
0 |
0 |
T5 |
273357 |
272640 |
0 |
0 |
T7 |
87745 |
87404 |
0 |
0 |
T8 |
1984 |
0 |
0 |
0 |
T10 |
21021 |
0 |
0 |
0 |
T11 |
25031 |
25031 |
0 |
0 |
T12 |
6928 |
6928 |
0 |
0 |
T13 |
265388 |
209874 |
0 |
0 |
T14 |
0 |
4919 |
0 |
0 |
T15 |
0 |
289566 |
0 |
0 |
T16 |
0 |
203766 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142844775 |
113959051 |
0 |
0 |
T2 |
42579 |
42272 |
0 |
0 |
T3 |
23355 |
0 |
0 |
0 |
T4 |
10483 |
10152 |
0 |
0 |
T5 |
273357 |
272640 |
0 |
0 |
T7 |
87745 |
87404 |
0 |
0 |
T8 |
1984 |
0 |
0 |
0 |
T10 |
21021 |
0 |
0 |
0 |
T11 |
25031 |
25031 |
0 |
0 |
T12 |
6928 |
6928 |
0 |
0 |
T13 |
265388 |
209874 |
0 |
0 |
T14 |
0 |
4919 |
0 |
0 |
T15 |
0 |
289566 |
0 |
0 |
T16 |
0 |
203766 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142844775 |
113959051 |
0 |
0 |
T2 |
42579 |
42272 |
0 |
0 |
T3 |
23355 |
0 |
0 |
0 |
T4 |
10483 |
10152 |
0 |
0 |
T5 |
273357 |
272640 |
0 |
0 |
T7 |
87745 |
87404 |
0 |
0 |
T8 |
1984 |
0 |
0 |
0 |
T10 |
21021 |
0 |
0 |
0 |
T11 |
25031 |
25031 |
0 |
0 |
T12 |
6928 |
6928 |
0 |
0 |
T13 |
265388 |
209874 |
0 |
0 |
T14 |
0 |
4919 |
0 |
0 |
T15 |
0 |
289566 |
0 |
0 |
T16 |
0 |
203766 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142844775 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T8 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T8 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T8 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T8 |
1 | 0 | 1 | Covered | T1,T3,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T8 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T8 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T8 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T8 |
1 | 0 | Covered | T1,T3,T8 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T8 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T8 |
0 |
0 |
Covered |
T1,T3,T8 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T8 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142844775 |
5704852 |
0 |
0 |
T1 |
314207 |
41364 |
0 |
0 |
T2 |
42579 |
0 |
0 |
0 |
T3 |
23355 |
11534 |
0 |
0 |
T4 |
10483 |
0 |
0 |
0 |
T5 |
273357 |
0 |
0 |
0 |
T7 |
87745 |
0 |
0 |
0 |
T8 |
1984 |
772 |
0 |
0 |
T10 |
21021 |
7182 |
0 |
0 |
T11 |
25031 |
0 |
0 |
0 |
T12 |
6928 |
0 |
0 |
0 |
T13 |
0 |
21319 |
0 |
0 |
T15 |
0 |
115605 |
0 |
0 |
T23 |
0 |
842 |
0 |
0 |
T27 |
0 |
12474 |
0 |
0 |
T28 |
0 |
1013 |
0 |
0 |
T42 |
0 |
7232 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142844775 |
27603646 |
0 |
0 |
T1 |
314207 |
309664 |
0 |
0 |
T2 |
42579 |
0 |
0 |
0 |
T3 |
23355 |
21648 |
0 |
0 |
T4 |
10483 |
0 |
0 |
0 |
T5 |
273357 |
0 |
0 |
0 |
T7 |
87745 |
0 |
0 |
0 |
T8 |
1984 |
1984 |
0 |
0 |
T10 |
21021 |
20592 |
0 |
0 |
T11 |
25031 |
0 |
0 |
0 |
T12 |
6928 |
0 |
0 |
0 |
T13 |
0 |
53104 |
0 |
0 |
T15 |
0 |
392824 |
0 |
0 |
T23 |
0 |
1728 |
0 |
0 |
T25 |
0 |
109016 |
0 |
0 |
T27 |
0 |
40904 |
0 |
0 |
T28 |
0 |
3384 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142844775 |
27603646 |
0 |
0 |
T1 |
314207 |
309664 |
0 |
0 |
T2 |
42579 |
0 |
0 |
0 |
T3 |
23355 |
21648 |
0 |
0 |
T4 |
10483 |
0 |
0 |
0 |
T5 |
273357 |
0 |
0 |
0 |
T7 |
87745 |
0 |
0 |
0 |
T8 |
1984 |
1984 |
0 |
0 |
T10 |
21021 |
20592 |
0 |
0 |
T11 |
25031 |
0 |
0 |
0 |
T12 |
6928 |
0 |
0 |
0 |
T13 |
0 |
53104 |
0 |
0 |
T15 |
0 |
392824 |
0 |
0 |
T23 |
0 |
1728 |
0 |
0 |
T25 |
0 |
109016 |
0 |
0 |
T27 |
0 |
40904 |
0 |
0 |
T28 |
0 |
3384 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142844775 |
27603646 |
0 |
0 |
T1 |
314207 |
309664 |
0 |
0 |
T2 |
42579 |
0 |
0 |
0 |
T3 |
23355 |
21648 |
0 |
0 |
T4 |
10483 |
0 |
0 |
0 |
T5 |
273357 |
0 |
0 |
0 |
T7 |
87745 |
0 |
0 |
0 |
T8 |
1984 |
1984 |
0 |
0 |
T10 |
21021 |
20592 |
0 |
0 |
T11 |
25031 |
0 |
0 |
0 |
T12 |
6928 |
0 |
0 |
0 |
T13 |
0 |
53104 |
0 |
0 |
T15 |
0 |
392824 |
0 |
0 |
T23 |
0 |
1728 |
0 |
0 |
T25 |
0 |
109016 |
0 |
0 |
T27 |
0 |
40904 |
0 |
0 |
T28 |
0 |
3384 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142844775 |
5704852 |
0 |
0 |
T1 |
314207 |
41364 |
0 |
0 |
T2 |
42579 |
0 |
0 |
0 |
T3 |
23355 |
11534 |
0 |
0 |
T4 |
10483 |
0 |
0 |
0 |
T5 |
273357 |
0 |
0 |
0 |
T7 |
87745 |
0 |
0 |
0 |
T8 |
1984 |
772 |
0 |
0 |
T10 |
21021 |
7182 |
0 |
0 |
T11 |
25031 |
0 |
0 |
0 |
T12 |
6928 |
0 |
0 |
0 |
T13 |
0 |
21319 |
0 |
0 |
T15 |
0 |
115605 |
0 |
0 |
T23 |
0 |
842 |
0 |
0 |
T27 |
0 |
12474 |
0 |
0 |
T28 |
0 |
1013 |
0 |
0 |
T42 |
0 |
7232 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T8 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T8 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T8 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T8 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T8 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T8 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T8 |
0 |
0 |
Covered |
T1,T3,T8 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T8 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142844775 |
183339 |
0 |
0 |
T1 |
314207 |
1329 |
0 |
0 |
T2 |
42579 |
0 |
0 |
0 |
T3 |
23355 |
371 |
0 |
0 |
T4 |
10483 |
0 |
0 |
0 |
T5 |
273357 |
0 |
0 |
0 |
T7 |
87745 |
0 |
0 |
0 |
T8 |
1984 |
25 |
0 |
0 |
T10 |
21021 |
231 |
0 |
0 |
T11 |
25031 |
0 |
0 |
0 |
T12 |
6928 |
0 |
0 |
0 |
T13 |
0 |
685 |
0 |
0 |
T15 |
0 |
3709 |
0 |
0 |
T23 |
0 |
27 |
0 |
0 |
T27 |
0 |
401 |
0 |
0 |
T28 |
0 |
33 |
0 |
0 |
T42 |
0 |
231 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142844775 |
27603646 |
0 |
0 |
T1 |
314207 |
309664 |
0 |
0 |
T2 |
42579 |
0 |
0 |
0 |
T3 |
23355 |
21648 |
0 |
0 |
T4 |
10483 |
0 |
0 |
0 |
T5 |
273357 |
0 |
0 |
0 |
T7 |
87745 |
0 |
0 |
0 |
T8 |
1984 |
1984 |
0 |
0 |
T10 |
21021 |
20592 |
0 |
0 |
T11 |
25031 |
0 |
0 |
0 |
T12 |
6928 |
0 |
0 |
0 |
T13 |
0 |
53104 |
0 |
0 |
T15 |
0 |
392824 |
0 |
0 |
T23 |
0 |
1728 |
0 |
0 |
T25 |
0 |
109016 |
0 |
0 |
T27 |
0 |
40904 |
0 |
0 |
T28 |
0 |
3384 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142844775 |
27603646 |
0 |
0 |
T1 |
314207 |
309664 |
0 |
0 |
T2 |
42579 |
0 |
0 |
0 |
T3 |
23355 |
21648 |
0 |
0 |
T4 |
10483 |
0 |
0 |
0 |
T5 |
273357 |
0 |
0 |
0 |
T7 |
87745 |
0 |
0 |
0 |
T8 |
1984 |
1984 |
0 |
0 |
T10 |
21021 |
20592 |
0 |
0 |
T11 |
25031 |
0 |
0 |
0 |
T12 |
6928 |
0 |
0 |
0 |
T13 |
0 |
53104 |
0 |
0 |
T15 |
0 |
392824 |
0 |
0 |
T23 |
0 |
1728 |
0 |
0 |
T25 |
0 |
109016 |
0 |
0 |
T27 |
0 |
40904 |
0 |
0 |
T28 |
0 |
3384 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142844775 |
27603646 |
0 |
0 |
T1 |
314207 |
309664 |
0 |
0 |
T2 |
42579 |
0 |
0 |
0 |
T3 |
23355 |
21648 |
0 |
0 |
T4 |
10483 |
0 |
0 |
0 |
T5 |
273357 |
0 |
0 |
0 |
T7 |
87745 |
0 |
0 |
0 |
T8 |
1984 |
1984 |
0 |
0 |
T10 |
21021 |
20592 |
0 |
0 |
T11 |
25031 |
0 |
0 |
0 |
T12 |
6928 |
0 |
0 |
0 |
T13 |
0 |
53104 |
0 |
0 |
T15 |
0 |
392824 |
0 |
0 |
T23 |
0 |
1728 |
0 |
0 |
T25 |
0 |
109016 |
0 |
0 |
T27 |
0 |
40904 |
0 |
0 |
T28 |
0 |
3384 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
142844775 |
183339 |
0 |
0 |
T1 |
314207 |
1329 |
0 |
0 |
T2 |
42579 |
0 |
0 |
0 |
T3 |
23355 |
371 |
0 |
0 |
T4 |
10483 |
0 |
0 |
0 |
T5 |
273357 |
0 |
0 |
0 |
T7 |
87745 |
0 |
0 |
0 |
T8 |
1984 |
25 |
0 |
0 |
T10 |
21021 |
231 |
0 |
0 |
T11 |
25031 |
0 |
0 |
0 |
T12 |
6928 |
0 |
0 |
0 |
T13 |
0 |
685 |
0 |
0 |
T15 |
0 |
3709 |
0 |
0 |
T23 |
0 |
27 |
0 |
0 |
T27 |
0 |
401 |
0 |
0 |
T28 |
0 |
33 |
0 |
0 |
T42 |
0 |
231 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T5,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T4,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425924485 |
2898546 |
0 |
0 |
T2 |
47266 |
832 |
0 |
0 |
T3 |
179614 |
0 |
0 |
0 |
T4 |
8397 |
832 |
0 |
0 |
T5 |
85941 |
2496 |
0 |
0 |
T6 |
1057 |
0 |
0 |
0 |
T7 |
92780 |
834 |
0 |
0 |
T8 |
15893 |
0 |
0 |
0 |
T9 |
1643 |
0 |
0 |
0 |
T10 |
107929 |
0 |
0 |
0 |
T11 |
157396 |
832 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
4160 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
T15 |
0 |
3328 |
0 |
0 |
T39 |
0 |
100 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425924485 |
425835442 |
0 |
0 |
T1 |
133057 |
132990 |
0 |
0 |
T2 |
47266 |
47188 |
0 |
0 |
T3 |
179614 |
179550 |
0 |
0 |
T4 |
8397 |
8333 |
0 |
0 |
T5 |
85941 |
85851 |
0 |
0 |
T6 |
1057 |
979 |
0 |
0 |
T7 |
92780 |
92701 |
0 |
0 |
T8 |
15893 |
15807 |
0 |
0 |
T9 |
1643 |
1565 |
0 |
0 |
T10 |
107929 |
107832 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425924485 |
425835442 |
0 |
0 |
T1 |
133057 |
132990 |
0 |
0 |
T2 |
47266 |
47188 |
0 |
0 |
T3 |
179614 |
179550 |
0 |
0 |
T4 |
8397 |
8333 |
0 |
0 |
T5 |
85941 |
85851 |
0 |
0 |
T6 |
1057 |
979 |
0 |
0 |
T7 |
92780 |
92701 |
0 |
0 |
T8 |
15893 |
15807 |
0 |
0 |
T9 |
1643 |
1565 |
0 |
0 |
T10 |
107929 |
107832 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425924485 |
425835442 |
0 |
0 |
T1 |
133057 |
132990 |
0 |
0 |
T2 |
47266 |
47188 |
0 |
0 |
T3 |
179614 |
179550 |
0 |
0 |
T4 |
8397 |
8333 |
0 |
0 |
T5 |
85941 |
85851 |
0 |
0 |
T6 |
1057 |
979 |
0 |
0 |
T7 |
92780 |
92701 |
0 |
0 |
T8 |
15893 |
15807 |
0 |
0 |
T9 |
1643 |
1565 |
0 |
0 |
T10 |
107929 |
107832 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425924485 |
2898546 |
0 |
0 |
T2 |
47266 |
832 |
0 |
0 |
T3 |
179614 |
0 |
0 |
0 |
T4 |
8397 |
832 |
0 |
0 |
T5 |
85941 |
2496 |
0 |
0 |
T6 |
1057 |
0 |
0 |
0 |
T7 |
92780 |
834 |
0 |
0 |
T8 |
15893 |
0 |
0 |
0 |
T9 |
1643 |
0 |
0 |
0 |
T10 |
107929 |
0 |
0 |
0 |
T11 |
157396 |
832 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
4160 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
T15 |
0 |
3328 |
0 |
0 |
T39 |
0 |
100 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425924485 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425924485 |
425835442 |
0 |
0 |
T1 |
133057 |
132990 |
0 |
0 |
T2 |
47266 |
47188 |
0 |
0 |
T3 |
179614 |
179550 |
0 |
0 |
T4 |
8397 |
8333 |
0 |
0 |
T5 |
85941 |
85851 |
0 |
0 |
T6 |
1057 |
979 |
0 |
0 |
T7 |
92780 |
92701 |
0 |
0 |
T8 |
15893 |
15807 |
0 |
0 |
T9 |
1643 |
1565 |
0 |
0 |
T10 |
107929 |
107832 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425924485 |
425835442 |
0 |
0 |
T1 |
133057 |
132990 |
0 |
0 |
T2 |
47266 |
47188 |
0 |
0 |
T3 |
179614 |
179550 |
0 |
0 |
T4 |
8397 |
8333 |
0 |
0 |
T5 |
85941 |
85851 |
0 |
0 |
T6 |
1057 |
979 |
0 |
0 |
T7 |
92780 |
92701 |
0 |
0 |
T8 |
15893 |
15807 |
0 |
0 |
T9 |
1643 |
1565 |
0 |
0 |
T10 |
107929 |
107832 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425924485 |
425835442 |
0 |
0 |
T1 |
133057 |
132990 |
0 |
0 |
T2 |
47266 |
47188 |
0 |
0 |
T3 |
179614 |
179550 |
0 |
0 |
T4 |
8397 |
8333 |
0 |
0 |
T5 |
85941 |
85851 |
0 |
0 |
T6 |
1057 |
979 |
0 |
0 |
T7 |
92780 |
92701 |
0 |
0 |
T8 |
15893 |
15807 |
0 |
0 |
T9 |
1643 |
1565 |
0 |
0 |
T10 |
107929 |
107832 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425924485 |
0 |
0 |
0 |