Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T5,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T5,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T5,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T5,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T3,T5,T7 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T5,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T5,T7 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156985367 |
23808905 |
0 |
0 |
T3 |
101002 |
244146 |
0 |
0 |
T4 |
14457 |
0 |
0 |
0 |
T5 |
304404 |
19791 |
0 |
0 |
T7 |
102112 |
8052 |
0 |
0 |
T8 |
231298 |
8380 |
0 |
0 |
T9 |
93095 |
0 |
0 |
0 |
T10 |
51088 |
0 |
0 |
0 |
T11 |
35521 |
4880 |
0 |
0 |
T12 |
7616 |
2168 |
0 |
0 |
T23 |
0 |
186005 |
0 |
0 |
T30 |
608354 |
99220 |
0 |
0 |
T35 |
0 |
25446 |
0 |
0 |
T42 |
0 |
1230 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156985367 |
128490697 |
0 |
0 |
T1 |
14480 |
14480 |
0 |
0 |
T3 |
101002 |
915280 |
0 |
0 |
T4 |
14457 |
14400 |
0 |
0 |
T5 |
304404 |
303576 |
0 |
0 |
T7 |
102112 |
102112 |
0 |
0 |
T8 |
231298 |
84483 |
0 |
0 |
T9 |
93095 |
92784 |
0 |
0 |
T10 |
51088 |
51088 |
0 |
0 |
T11 |
35521 |
35368 |
0 |
0 |
T12 |
7616 |
7616 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156985367 |
128490697 |
0 |
0 |
T1 |
14480 |
14480 |
0 |
0 |
T3 |
101002 |
915280 |
0 |
0 |
T4 |
14457 |
14400 |
0 |
0 |
T5 |
304404 |
303576 |
0 |
0 |
T7 |
102112 |
102112 |
0 |
0 |
T8 |
231298 |
84483 |
0 |
0 |
T9 |
93095 |
92784 |
0 |
0 |
T10 |
51088 |
51088 |
0 |
0 |
T11 |
35521 |
35368 |
0 |
0 |
T12 |
7616 |
7616 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156985367 |
128490697 |
0 |
0 |
T1 |
14480 |
14480 |
0 |
0 |
T3 |
101002 |
915280 |
0 |
0 |
T4 |
14457 |
14400 |
0 |
0 |
T5 |
304404 |
303576 |
0 |
0 |
T7 |
102112 |
102112 |
0 |
0 |
T8 |
231298 |
84483 |
0 |
0 |
T9 |
93095 |
92784 |
0 |
0 |
T10 |
51088 |
51088 |
0 |
0 |
T11 |
35521 |
35368 |
0 |
0 |
T12 |
7616 |
7616 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156985367 |
23808905 |
0 |
0 |
T3 |
101002 |
244146 |
0 |
0 |
T4 |
14457 |
0 |
0 |
0 |
T5 |
304404 |
19791 |
0 |
0 |
T7 |
102112 |
8052 |
0 |
0 |
T8 |
231298 |
8380 |
0 |
0 |
T9 |
93095 |
0 |
0 |
0 |
T10 |
51088 |
0 |
0 |
0 |
T11 |
35521 |
4880 |
0 |
0 |
T12 |
7616 |
2168 |
0 |
0 |
T23 |
0 |
186005 |
0 |
0 |
T30 |
608354 |
99220 |
0 |
0 |
T35 |
0 |
25446 |
0 |
0 |
T42 |
0 |
1230 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T5,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Covered | T3,T5,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T5,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T5,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T5,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Covered | T3,T5,T7 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T5,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T5,T7 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156985367 |
25024413 |
0 |
0 |
T3 |
101002 |
255039 |
0 |
0 |
T4 |
14457 |
0 |
0 |
0 |
T5 |
304404 |
20779 |
0 |
0 |
T7 |
102112 |
8304 |
0 |
0 |
T8 |
231298 |
8669 |
0 |
0 |
T9 |
93095 |
0 |
0 |
0 |
T10 |
51088 |
0 |
0 |
0 |
T11 |
35521 |
5192 |
0 |
0 |
T12 |
7616 |
2296 |
0 |
0 |
T23 |
0 |
195074 |
0 |
0 |
T30 |
608354 |
105604 |
0 |
0 |
T35 |
0 |
26278 |
0 |
0 |
T42 |
0 |
1264 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156985367 |
128490697 |
0 |
0 |
T1 |
14480 |
14480 |
0 |
0 |
T3 |
101002 |
915280 |
0 |
0 |
T4 |
14457 |
14400 |
0 |
0 |
T5 |
304404 |
303576 |
0 |
0 |
T7 |
102112 |
102112 |
0 |
0 |
T8 |
231298 |
84483 |
0 |
0 |
T9 |
93095 |
92784 |
0 |
0 |
T10 |
51088 |
51088 |
0 |
0 |
T11 |
35521 |
35368 |
0 |
0 |
T12 |
7616 |
7616 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156985367 |
128490697 |
0 |
0 |
T1 |
14480 |
14480 |
0 |
0 |
T3 |
101002 |
915280 |
0 |
0 |
T4 |
14457 |
14400 |
0 |
0 |
T5 |
304404 |
303576 |
0 |
0 |
T7 |
102112 |
102112 |
0 |
0 |
T8 |
231298 |
84483 |
0 |
0 |
T9 |
93095 |
92784 |
0 |
0 |
T10 |
51088 |
51088 |
0 |
0 |
T11 |
35521 |
35368 |
0 |
0 |
T12 |
7616 |
7616 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156985367 |
128490697 |
0 |
0 |
T1 |
14480 |
14480 |
0 |
0 |
T3 |
101002 |
915280 |
0 |
0 |
T4 |
14457 |
14400 |
0 |
0 |
T5 |
304404 |
303576 |
0 |
0 |
T7 |
102112 |
102112 |
0 |
0 |
T8 |
231298 |
84483 |
0 |
0 |
T9 |
93095 |
92784 |
0 |
0 |
T10 |
51088 |
51088 |
0 |
0 |
T11 |
35521 |
35368 |
0 |
0 |
T12 |
7616 |
7616 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156985367 |
25024413 |
0 |
0 |
T3 |
101002 |
255039 |
0 |
0 |
T4 |
14457 |
0 |
0 |
0 |
T5 |
304404 |
20779 |
0 |
0 |
T7 |
102112 |
8304 |
0 |
0 |
T8 |
231298 |
8669 |
0 |
0 |
T9 |
93095 |
0 |
0 |
0 |
T10 |
51088 |
0 |
0 |
0 |
T11 |
35521 |
5192 |
0 |
0 |
T12 |
7616 |
2296 |
0 |
0 |
T23 |
0 |
195074 |
0 |
0 |
T30 |
608354 |
105604 |
0 |
0 |
T35 |
0 |
26278 |
0 |
0 |
T42 |
0 |
1264 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156985367 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156985367 |
128490697 |
0 |
0 |
T1 |
14480 |
14480 |
0 |
0 |
T3 |
101002 |
915280 |
0 |
0 |
T4 |
14457 |
14400 |
0 |
0 |
T5 |
304404 |
303576 |
0 |
0 |
T7 |
102112 |
102112 |
0 |
0 |
T8 |
231298 |
84483 |
0 |
0 |
T9 |
93095 |
92784 |
0 |
0 |
T10 |
51088 |
51088 |
0 |
0 |
T11 |
35521 |
35368 |
0 |
0 |
T12 |
7616 |
7616 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156985367 |
128490697 |
0 |
0 |
T1 |
14480 |
14480 |
0 |
0 |
T3 |
101002 |
915280 |
0 |
0 |
T4 |
14457 |
14400 |
0 |
0 |
T5 |
304404 |
303576 |
0 |
0 |
T7 |
102112 |
102112 |
0 |
0 |
T8 |
231298 |
84483 |
0 |
0 |
T9 |
93095 |
92784 |
0 |
0 |
T10 |
51088 |
51088 |
0 |
0 |
T11 |
35521 |
35368 |
0 |
0 |
T12 |
7616 |
7616 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156985367 |
128490697 |
0 |
0 |
T1 |
14480 |
14480 |
0 |
0 |
T3 |
101002 |
915280 |
0 |
0 |
T4 |
14457 |
14400 |
0 |
0 |
T5 |
304404 |
303576 |
0 |
0 |
T7 |
102112 |
102112 |
0 |
0 |
T8 |
231298 |
84483 |
0 |
0 |
T9 |
93095 |
92784 |
0 |
0 |
T10 |
51088 |
51088 |
0 |
0 |
T11 |
35521 |
35368 |
0 |
0 |
T12 |
7616 |
7616 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156985367 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T8,T23 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T8,T14 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T8,T14 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T8,T23 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T8,T14 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T8,T23 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T8,T23 |
1 | 0 | 1 | Covered | T3,T8,T23 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T8,T23 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T8,T23 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T8,T23 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T8,T23 |
1 | 0 | Covered | T3,T8,T23 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T8,T23 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T8,T14 |
0 |
0 |
Covered |
T3,T8,T14 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T8,T23 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156985367 |
5743538 |
0 |
0 |
T3 |
101002 |
20585 |
0 |
0 |
T4 |
14457 |
0 |
0 |
0 |
T5 |
304404 |
0 |
0 |
0 |
T7 |
102112 |
0 |
0 |
0 |
T8 |
231298 |
45536 |
0 |
0 |
T9 |
93095 |
0 |
0 |
0 |
T10 |
51088 |
0 |
0 |
0 |
T11 |
35521 |
0 |
0 |
0 |
T12 |
7616 |
0 |
0 |
0 |
T23 |
0 |
32310 |
0 |
0 |
T24 |
0 |
38 |
0 |
0 |
T25 |
0 |
11858 |
0 |
0 |
T26 |
0 |
12814 |
0 |
0 |
T30 |
608354 |
0 |
0 |
0 |
T45 |
0 |
18007 |
0 |
0 |
T51 |
0 |
10847 |
0 |
0 |
T52 |
0 |
11244 |
0 |
0 |
T53 |
0 |
14585 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156985367 |
27152033 |
0 |
0 |
T3 |
101002 |
90600 |
0 |
0 |
T4 |
14457 |
0 |
0 |
0 |
T5 |
304404 |
0 |
0 |
0 |
T7 |
102112 |
0 |
0 |
0 |
T8 |
231298 |
140344 |
0 |
0 |
T9 |
93095 |
0 |
0 |
0 |
T10 |
51088 |
0 |
0 |
0 |
T11 |
35521 |
0 |
0 |
0 |
T12 |
7616 |
0 |
0 |
0 |
T14 |
0 |
432 |
0 |
0 |
T23 |
0 |
370560 |
0 |
0 |
T24 |
0 |
584 |
0 |
0 |
T25 |
0 |
28080 |
0 |
0 |
T26 |
0 |
112568 |
0 |
0 |
T27 |
0 |
576 |
0 |
0 |
T28 |
0 |
720 |
0 |
0 |
T29 |
0 |
504 |
0 |
0 |
T30 |
608354 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156985367 |
27152033 |
0 |
0 |
T3 |
101002 |
90600 |
0 |
0 |
T4 |
14457 |
0 |
0 |
0 |
T5 |
304404 |
0 |
0 |
0 |
T7 |
102112 |
0 |
0 |
0 |
T8 |
231298 |
140344 |
0 |
0 |
T9 |
93095 |
0 |
0 |
0 |
T10 |
51088 |
0 |
0 |
0 |
T11 |
35521 |
0 |
0 |
0 |
T12 |
7616 |
0 |
0 |
0 |
T14 |
0 |
432 |
0 |
0 |
T23 |
0 |
370560 |
0 |
0 |
T24 |
0 |
584 |
0 |
0 |
T25 |
0 |
28080 |
0 |
0 |
T26 |
0 |
112568 |
0 |
0 |
T27 |
0 |
576 |
0 |
0 |
T28 |
0 |
720 |
0 |
0 |
T29 |
0 |
504 |
0 |
0 |
T30 |
608354 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156985367 |
27152033 |
0 |
0 |
T3 |
101002 |
90600 |
0 |
0 |
T4 |
14457 |
0 |
0 |
0 |
T5 |
304404 |
0 |
0 |
0 |
T7 |
102112 |
0 |
0 |
0 |
T8 |
231298 |
140344 |
0 |
0 |
T9 |
93095 |
0 |
0 |
0 |
T10 |
51088 |
0 |
0 |
0 |
T11 |
35521 |
0 |
0 |
0 |
T12 |
7616 |
0 |
0 |
0 |
T14 |
0 |
432 |
0 |
0 |
T23 |
0 |
370560 |
0 |
0 |
T24 |
0 |
584 |
0 |
0 |
T25 |
0 |
28080 |
0 |
0 |
T26 |
0 |
112568 |
0 |
0 |
T27 |
0 |
576 |
0 |
0 |
T28 |
0 |
720 |
0 |
0 |
T29 |
0 |
504 |
0 |
0 |
T30 |
608354 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156985367 |
5743538 |
0 |
0 |
T3 |
101002 |
20585 |
0 |
0 |
T4 |
14457 |
0 |
0 |
0 |
T5 |
304404 |
0 |
0 |
0 |
T7 |
102112 |
0 |
0 |
0 |
T8 |
231298 |
45536 |
0 |
0 |
T9 |
93095 |
0 |
0 |
0 |
T10 |
51088 |
0 |
0 |
0 |
T11 |
35521 |
0 |
0 |
0 |
T12 |
7616 |
0 |
0 |
0 |
T23 |
0 |
32310 |
0 |
0 |
T24 |
0 |
38 |
0 |
0 |
T25 |
0 |
11858 |
0 |
0 |
T26 |
0 |
12814 |
0 |
0 |
T30 |
608354 |
0 |
0 |
0 |
T45 |
0 |
18007 |
0 |
0 |
T51 |
0 |
10847 |
0 |
0 |
T52 |
0 |
11244 |
0 |
0 |
T53 |
0 |
14585 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T8,T14 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T8,T14 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T8,T23 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T8,T14 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T8,T23 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T8,T23 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T8,T23 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T8,T23 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T8,T14 |
0 |
0 |
Covered |
T3,T8,T14 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T8,T23 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156985367 |
184721 |
0 |
0 |
T3 |
101002 |
664 |
0 |
0 |
T4 |
14457 |
0 |
0 |
0 |
T5 |
304404 |
0 |
0 |
0 |
T7 |
102112 |
0 |
0 |
0 |
T8 |
231298 |
1465 |
0 |
0 |
T9 |
93095 |
0 |
0 |
0 |
T10 |
51088 |
0 |
0 |
0 |
T11 |
35521 |
0 |
0 |
0 |
T12 |
7616 |
0 |
0 |
0 |
T23 |
0 |
1039 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T25 |
0 |
383 |
0 |
0 |
T26 |
0 |
411 |
0 |
0 |
T30 |
608354 |
0 |
0 |
0 |
T45 |
0 |
581 |
0 |
0 |
T51 |
0 |
349 |
0 |
0 |
T52 |
0 |
360 |
0 |
0 |
T53 |
0 |
469 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156985367 |
27152033 |
0 |
0 |
T3 |
101002 |
90600 |
0 |
0 |
T4 |
14457 |
0 |
0 |
0 |
T5 |
304404 |
0 |
0 |
0 |
T7 |
102112 |
0 |
0 |
0 |
T8 |
231298 |
140344 |
0 |
0 |
T9 |
93095 |
0 |
0 |
0 |
T10 |
51088 |
0 |
0 |
0 |
T11 |
35521 |
0 |
0 |
0 |
T12 |
7616 |
0 |
0 |
0 |
T14 |
0 |
432 |
0 |
0 |
T23 |
0 |
370560 |
0 |
0 |
T24 |
0 |
584 |
0 |
0 |
T25 |
0 |
28080 |
0 |
0 |
T26 |
0 |
112568 |
0 |
0 |
T27 |
0 |
576 |
0 |
0 |
T28 |
0 |
720 |
0 |
0 |
T29 |
0 |
504 |
0 |
0 |
T30 |
608354 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156985367 |
27152033 |
0 |
0 |
T3 |
101002 |
90600 |
0 |
0 |
T4 |
14457 |
0 |
0 |
0 |
T5 |
304404 |
0 |
0 |
0 |
T7 |
102112 |
0 |
0 |
0 |
T8 |
231298 |
140344 |
0 |
0 |
T9 |
93095 |
0 |
0 |
0 |
T10 |
51088 |
0 |
0 |
0 |
T11 |
35521 |
0 |
0 |
0 |
T12 |
7616 |
0 |
0 |
0 |
T14 |
0 |
432 |
0 |
0 |
T23 |
0 |
370560 |
0 |
0 |
T24 |
0 |
584 |
0 |
0 |
T25 |
0 |
28080 |
0 |
0 |
T26 |
0 |
112568 |
0 |
0 |
T27 |
0 |
576 |
0 |
0 |
T28 |
0 |
720 |
0 |
0 |
T29 |
0 |
504 |
0 |
0 |
T30 |
608354 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156985367 |
27152033 |
0 |
0 |
T3 |
101002 |
90600 |
0 |
0 |
T4 |
14457 |
0 |
0 |
0 |
T5 |
304404 |
0 |
0 |
0 |
T7 |
102112 |
0 |
0 |
0 |
T8 |
231298 |
140344 |
0 |
0 |
T9 |
93095 |
0 |
0 |
0 |
T10 |
51088 |
0 |
0 |
0 |
T11 |
35521 |
0 |
0 |
0 |
T12 |
7616 |
0 |
0 |
0 |
T14 |
0 |
432 |
0 |
0 |
T23 |
0 |
370560 |
0 |
0 |
T24 |
0 |
584 |
0 |
0 |
T25 |
0 |
28080 |
0 |
0 |
T26 |
0 |
112568 |
0 |
0 |
T27 |
0 |
576 |
0 |
0 |
T28 |
0 |
720 |
0 |
0 |
T29 |
0 |
504 |
0 |
0 |
T30 |
608354 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156985367 |
184721 |
0 |
0 |
T3 |
101002 |
664 |
0 |
0 |
T4 |
14457 |
0 |
0 |
0 |
T5 |
304404 |
0 |
0 |
0 |
T7 |
102112 |
0 |
0 |
0 |
T8 |
231298 |
1465 |
0 |
0 |
T9 |
93095 |
0 |
0 |
0 |
T10 |
51088 |
0 |
0 |
0 |
T11 |
35521 |
0 |
0 |
0 |
T12 |
7616 |
0 |
0 |
0 |
T23 |
0 |
1039 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T25 |
0 |
383 |
0 |
0 |
T26 |
0 |
411 |
0 |
0 |
T30 |
608354 |
0 |
0 |
0 |
T45 |
0 |
581 |
0 |
0 |
T51 |
0 |
349 |
0 |
0 |
T52 |
0 |
360 |
0 |
0 |
T53 |
0 |
469 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
441385071 |
3188901 |
0 |
0 |
T1 |
90290 |
832 |
0 |
0 |
T2 |
6372 |
0 |
0 |
0 |
T3 |
105811 |
9152 |
0 |
0 |
T4 |
32104 |
832 |
0 |
0 |
T5 |
215971 |
10042 |
0 |
0 |
T6 |
1157 |
0 |
0 |
0 |
T7 |
104952 |
832 |
0 |
0 |
T8 |
755483 |
2496 |
0 |
0 |
T9 |
655422 |
835 |
0 |
0 |
T10 |
54117 |
832 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
441385071 |
441296910 |
0 |
0 |
T1 |
90290 |
90213 |
0 |
0 |
T2 |
6372 |
6153 |
0 |
0 |
T3 |
105811 |
105803 |
0 |
0 |
T4 |
32104 |
32036 |
0 |
0 |
T5 |
215971 |
215964 |
0 |
0 |
T6 |
1157 |
1090 |
0 |
0 |
T7 |
104952 |
104857 |
0 |
0 |
T8 |
755483 |
755271 |
0 |
0 |
T9 |
655422 |
655365 |
0 |
0 |
T10 |
54117 |
54047 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
441385071 |
441296910 |
0 |
0 |
T1 |
90290 |
90213 |
0 |
0 |
T2 |
6372 |
6153 |
0 |
0 |
T3 |
105811 |
105803 |
0 |
0 |
T4 |
32104 |
32036 |
0 |
0 |
T5 |
215971 |
215964 |
0 |
0 |
T6 |
1157 |
1090 |
0 |
0 |
T7 |
104952 |
104857 |
0 |
0 |
T8 |
755483 |
755271 |
0 |
0 |
T9 |
655422 |
655365 |
0 |
0 |
T10 |
54117 |
54047 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
441385071 |
441296910 |
0 |
0 |
T1 |
90290 |
90213 |
0 |
0 |
T2 |
6372 |
6153 |
0 |
0 |
T3 |
105811 |
105803 |
0 |
0 |
T4 |
32104 |
32036 |
0 |
0 |
T5 |
215971 |
215964 |
0 |
0 |
T6 |
1157 |
1090 |
0 |
0 |
T7 |
104952 |
104857 |
0 |
0 |
T8 |
755483 |
755271 |
0 |
0 |
T9 |
655422 |
655365 |
0 |
0 |
T10 |
54117 |
54047 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
441385071 |
3188901 |
0 |
0 |
T1 |
90290 |
832 |
0 |
0 |
T2 |
6372 |
0 |
0 |
0 |
T3 |
105811 |
9152 |
0 |
0 |
T4 |
32104 |
832 |
0 |
0 |
T5 |
215971 |
10042 |
0 |
0 |
T6 |
1157 |
0 |
0 |
0 |
T7 |
104952 |
832 |
0 |
0 |
T8 |
755483 |
2496 |
0 |
0 |
T9 |
655422 |
835 |
0 |
0 |
T10 |
54117 |
832 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
441385071 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
441385071 |
441296910 |
0 |
0 |
T1 |
90290 |
90213 |
0 |
0 |
T2 |
6372 |
6153 |
0 |
0 |
T3 |
105811 |
105803 |
0 |
0 |
T4 |
32104 |
32036 |
0 |
0 |
T5 |
215971 |
215964 |
0 |
0 |
T6 |
1157 |
1090 |
0 |
0 |
T7 |
104952 |
104857 |
0 |
0 |
T8 |
755483 |
755271 |
0 |
0 |
T9 |
655422 |
655365 |
0 |
0 |
T10 |
54117 |
54047 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
441385071 |
441296910 |
0 |
0 |
T1 |
90290 |
90213 |
0 |
0 |
T2 |
6372 |
6153 |
0 |
0 |
T3 |
105811 |
105803 |
0 |
0 |
T4 |
32104 |
32036 |
0 |
0 |
T5 |
215971 |
215964 |
0 |
0 |
T6 |
1157 |
1090 |
0 |
0 |
T7 |
104952 |
104857 |
0 |
0 |
T8 |
755483 |
755271 |
0 |
0 |
T9 |
655422 |
655365 |
0 |
0 |
T10 |
54117 |
54047 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
441385071 |
441296910 |
0 |
0 |
T1 |
90290 |
90213 |
0 |
0 |
T2 |
6372 |
6153 |
0 |
0 |
T3 |
105811 |
105803 |
0 |
0 |
T4 |
32104 |
32036 |
0 |
0 |
T5 |
215971 |
215964 |
0 |
0 |
T6 |
1157 |
1090 |
0 |
0 |
T7 |
104952 |
104857 |
0 |
0 |
T8 |
755483 |
755271 |
0 |
0 |
T9 |
655422 |
655365 |
0 |
0 |
T10 |
54117 |
54047 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
441385071 |
0 |
0 |
0 |