Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : prim_mubi4_sync
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.u_scanmode_sync 100.00 100.00



Module Instance : tb.dut.u_scanmode_sync

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.52 95.20 84.31 97.00 90.62 95.45 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : prim_mubi4_sync
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 3 3 100.00 3 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 3 3 100.00 3 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
NumCopiesMustBeGreaterZero_A 976 976 0 0
OutputsKnown_A 486061729 485970428 0 0
gen_no_flops.OutputDelay_A 486061729 485970428 0 0


NumCopiesMustBeGreaterZero_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 976 976 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

OutputsKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 486061729 485970428 0 0
T1 242750 242656 0 0
T2 154066 153986 0 0
T3 70650 70579 0 0
T4 3260 3186 0 0
T5 1326 1271 0 0
T6 4752 4688 0 0
T7 291198 291188 0 0
T8 96272 96190 0 0
T9 275077 274821 0 0
T10 123063 122992 0 0

gen_no_flops.OutputDelay_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 486061729 485970428 0 0
T1 242750 242656 0 0
T2 154066 153986 0 0
T3 70650 70579 0 0
T4 3260 3186 0 0
T5 1326 1271 0 0
T6 4752 4688 0 0
T7 291198 291188 0 0
T8 96272 96190 0 0
T9 275077 274821 0 0
T10 123063 122992 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%