Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T6 |
1 | 0 | Covered | T1,T2,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T6 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T6 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148123149 |
21069938 |
0 |
0 |
T1 |
59876 |
12782 |
0 |
0 |
T2 |
125790 |
301 |
0 |
0 |
T3 |
63018 |
0 |
0 |
0 |
T4 |
344 |
0 |
0 |
0 |
T6 |
6310 |
56 |
0 |
0 |
T7 |
470973 |
50764 |
0 |
0 |
T8 |
28384 |
0 |
0 |
0 |
T9 |
751876 |
66691 |
0 |
0 |
T10 |
20097 |
18738 |
0 |
0 |
T11 |
8672 |
7956 |
0 |
0 |
T12 |
0 |
135980 |
0 |
0 |
T24 |
0 |
10705 |
0 |
0 |
T44 |
0 |
8614 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148123149 |
119227194 |
0 |
0 |
T1 |
59876 |
59462 |
0 |
0 |
T2 |
125790 |
125485 |
0 |
0 |
T3 |
63018 |
62566 |
0 |
0 |
T4 |
344 |
344 |
0 |
0 |
T6 |
6310 |
6310 |
0 |
0 |
T7 |
470973 |
465980 |
0 |
0 |
T8 |
28384 |
28384 |
0 |
0 |
T9 |
751876 |
325327 |
0 |
0 |
T10 |
20097 |
19952 |
0 |
0 |
T11 |
8672 |
8672 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148123149 |
119227194 |
0 |
0 |
T1 |
59876 |
59462 |
0 |
0 |
T2 |
125790 |
125485 |
0 |
0 |
T3 |
63018 |
62566 |
0 |
0 |
T4 |
344 |
344 |
0 |
0 |
T6 |
6310 |
6310 |
0 |
0 |
T7 |
470973 |
465980 |
0 |
0 |
T8 |
28384 |
28384 |
0 |
0 |
T9 |
751876 |
325327 |
0 |
0 |
T10 |
20097 |
19952 |
0 |
0 |
T11 |
8672 |
8672 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148123149 |
119227194 |
0 |
0 |
T1 |
59876 |
59462 |
0 |
0 |
T2 |
125790 |
125485 |
0 |
0 |
T3 |
63018 |
62566 |
0 |
0 |
T4 |
344 |
344 |
0 |
0 |
T6 |
6310 |
6310 |
0 |
0 |
T7 |
470973 |
465980 |
0 |
0 |
T8 |
28384 |
28384 |
0 |
0 |
T9 |
751876 |
325327 |
0 |
0 |
T10 |
20097 |
19952 |
0 |
0 |
T11 |
8672 |
8672 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148123149 |
21069938 |
0 |
0 |
T1 |
59876 |
12782 |
0 |
0 |
T2 |
125790 |
301 |
0 |
0 |
T3 |
63018 |
0 |
0 |
0 |
T4 |
344 |
0 |
0 |
0 |
T6 |
6310 |
56 |
0 |
0 |
T7 |
470973 |
50764 |
0 |
0 |
T8 |
28384 |
0 |
0 |
0 |
T9 |
751876 |
66691 |
0 |
0 |
T10 |
20097 |
18738 |
0 |
0 |
T11 |
8672 |
7956 |
0 |
0 |
T12 |
0 |
135980 |
0 |
0 |
T24 |
0 |
10705 |
0 |
0 |
T44 |
0 |
8614 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T6 |
1 | 0 | Covered | T1,T2,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T6 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T6 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148123149 |
22132966 |
0 |
0 |
T1 |
59876 |
13350 |
0 |
0 |
T2 |
125790 |
325 |
0 |
0 |
T3 |
63018 |
0 |
0 |
0 |
T4 |
344 |
0 |
0 |
0 |
T6 |
6310 |
54 |
0 |
0 |
T7 |
470973 |
52669 |
0 |
0 |
T8 |
28384 |
0 |
0 |
0 |
T9 |
751876 |
70117 |
0 |
0 |
T10 |
20097 |
19696 |
0 |
0 |
T11 |
8672 |
8208 |
0 |
0 |
T12 |
0 |
142722 |
0 |
0 |
T24 |
0 |
11221 |
0 |
0 |
T44 |
0 |
9534 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148123149 |
119227194 |
0 |
0 |
T1 |
59876 |
59462 |
0 |
0 |
T2 |
125790 |
125485 |
0 |
0 |
T3 |
63018 |
62566 |
0 |
0 |
T4 |
344 |
344 |
0 |
0 |
T6 |
6310 |
6310 |
0 |
0 |
T7 |
470973 |
465980 |
0 |
0 |
T8 |
28384 |
28384 |
0 |
0 |
T9 |
751876 |
325327 |
0 |
0 |
T10 |
20097 |
19952 |
0 |
0 |
T11 |
8672 |
8672 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148123149 |
119227194 |
0 |
0 |
T1 |
59876 |
59462 |
0 |
0 |
T2 |
125790 |
125485 |
0 |
0 |
T3 |
63018 |
62566 |
0 |
0 |
T4 |
344 |
344 |
0 |
0 |
T6 |
6310 |
6310 |
0 |
0 |
T7 |
470973 |
465980 |
0 |
0 |
T8 |
28384 |
28384 |
0 |
0 |
T9 |
751876 |
325327 |
0 |
0 |
T10 |
20097 |
19952 |
0 |
0 |
T11 |
8672 |
8672 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148123149 |
119227194 |
0 |
0 |
T1 |
59876 |
59462 |
0 |
0 |
T2 |
125790 |
125485 |
0 |
0 |
T3 |
63018 |
62566 |
0 |
0 |
T4 |
344 |
344 |
0 |
0 |
T6 |
6310 |
6310 |
0 |
0 |
T7 |
470973 |
465980 |
0 |
0 |
T8 |
28384 |
28384 |
0 |
0 |
T9 |
751876 |
325327 |
0 |
0 |
T10 |
20097 |
19952 |
0 |
0 |
T11 |
8672 |
8672 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148123149 |
22132966 |
0 |
0 |
T1 |
59876 |
13350 |
0 |
0 |
T2 |
125790 |
325 |
0 |
0 |
T3 |
63018 |
0 |
0 |
0 |
T4 |
344 |
0 |
0 |
0 |
T6 |
6310 |
54 |
0 |
0 |
T7 |
470973 |
52669 |
0 |
0 |
T8 |
28384 |
0 |
0 |
0 |
T9 |
751876 |
70117 |
0 |
0 |
T10 |
20097 |
19696 |
0 |
0 |
T11 |
8672 |
8208 |
0 |
0 |
T12 |
0 |
142722 |
0 |
0 |
T24 |
0 |
11221 |
0 |
0 |
T44 |
0 |
9534 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148123149 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148123149 |
119227194 |
0 |
0 |
T1 |
59876 |
59462 |
0 |
0 |
T2 |
125790 |
125485 |
0 |
0 |
T3 |
63018 |
62566 |
0 |
0 |
T4 |
344 |
344 |
0 |
0 |
T6 |
6310 |
6310 |
0 |
0 |
T7 |
470973 |
465980 |
0 |
0 |
T8 |
28384 |
28384 |
0 |
0 |
T9 |
751876 |
325327 |
0 |
0 |
T10 |
20097 |
19952 |
0 |
0 |
T11 |
8672 |
8672 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148123149 |
119227194 |
0 |
0 |
T1 |
59876 |
59462 |
0 |
0 |
T2 |
125790 |
125485 |
0 |
0 |
T3 |
63018 |
62566 |
0 |
0 |
T4 |
344 |
344 |
0 |
0 |
T6 |
6310 |
6310 |
0 |
0 |
T7 |
470973 |
465980 |
0 |
0 |
T8 |
28384 |
28384 |
0 |
0 |
T9 |
751876 |
325327 |
0 |
0 |
T10 |
20097 |
19952 |
0 |
0 |
T11 |
8672 |
8672 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148123149 |
119227194 |
0 |
0 |
T1 |
59876 |
59462 |
0 |
0 |
T2 |
125790 |
125485 |
0 |
0 |
T3 |
63018 |
62566 |
0 |
0 |
T4 |
344 |
344 |
0 |
0 |
T6 |
6310 |
6310 |
0 |
0 |
T7 |
470973 |
465980 |
0 |
0 |
T8 |
28384 |
28384 |
0 |
0 |
T9 |
751876 |
325327 |
0 |
0 |
T10 |
20097 |
19952 |
0 |
0 |
T11 |
8672 |
8672 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148123149 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T9,T24,T27 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T9,T24,T26 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T9,T24,T26 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T9,T24,T27 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T9,T24,T26 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T9,T24,T27 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T9,T24,T27 |
1 | 0 | 1 | Covered | T9,T24,T27 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T9,T24,T27 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T9,T24,T27 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T9,T24,T27 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T9,T24,T27 |
1 | 0 | Covered | T9,T24,T27 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T9,T24,T27 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T9,T24,T26 |
0 |
0 |
Covered |
T9,T24,T26 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T9,T24,T27 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148123149 |
6002746 |
0 |
0 |
T9 |
751876 |
48983 |
0 |
0 |
T10 |
20097 |
0 |
0 |
0 |
T11 |
8672 |
0 |
0 |
0 |
T12 |
202248 |
0 |
0 |
0 |
T13 |
0 |
94838 |
0 |
0 |
T24 |
211048 |
10813 |
0 |
0 |
T25 |
42028 |
0 |
0 |
0 |
T26 |
144 |
0 |
0 |
0 |
T27 |
312417 |
37217 |
0 |
0 |
T29 |
792 |
0 |
0 |
0 |
T31 |
0 |
3431 |
0 |
0 |
T32 |
0 |
3059 |
0 |
0 |
T33 |
0 |
11365 |
0 |
0 |
T34 |
0 |
14406 |
0 |
0 |
T35 |
0 |
55430 |
0 |
0 |
T44 |
9806 |
0 |
0 |
0 |
T49 |
0 |
45676 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148123149 |
27558693 |
0 |
0 |
T9 |
751876 |
420360 |
0 |
0 |
T10 |
20097 |
0 |
0 |
0 |
T11 |
8672 |
0 |
0 |
0 |
T12 |
202248 |
0 |
0 |
0 |
T24 |
211048 |
31432 |
0 |
0 |
T25 |
42028 |
0 |
0 |
0 |
T26 |
144 |
144 |
0 |
0 |
T27 |
312417 |
306840 |
0 |
0 |
T29 |
792 |
792 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T31 |
0 |
6320 |
0 |
0 |
T32 |
0 |
25968 |
0 |
0 |
T33 |
0 |
36136 |
0 |
0 |
T34 |
0 |
32352 |
0 |
0 |
T44 |
9806 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148123149 |
27558693 |
0 |
0 |
T9 |
751876 |
420360 |
0 |
0 |
T10 |
20097 |
0 |
0 |
0 |
T11 |
8672 |
0 |
0 |
0 |
T12 |
202248 |
0 |
0 |
0 |
T24 |
211048 |
31432 |
0 |
0 |
T25 |
42028 |
0 |
0 |
0 |
T26 |
144 |
144 |
0 |
0 |
T27 |
312417 |
306840 |
0 |
0 |
T29 |
792 |
792 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T31 |
0 |
6320 |
0 |
0 |
T32 |
0 |
25968 |
0 |
0 |
T33 |
0 |
36136 |
0 |
0 |
T34 |
0 |
32352 |
0 |
0 |
T44 |
9806 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148123149 |
27558693 |
0 |
0 |
T9 |
751876 |
420360 |
0 |
0 |
T10 |
20097 |
0 |
0 |
0 |
T11 |
8672 |
0 |
0 |
0 |
T12 |
202248 |
0 |
0 |
0 |
T24 |
211048 |
31432 |
0 |
0 |
T25 |
42028 |
0 |
0 |
0 |
T26 |
144 |
144 |
0 |
0 |
T27 |
312417 |
306840 |
0 |
0 |
T29 |
792 |
792 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T31 |
0 |
6320 |
0 |
0 |
T32 |
0 |
25968 |
0 |
0 |
T33 |
0 |
36136 |
0 |
0 |
T34 |
0 |
32352 |
0 |
0 |
T44 |
9806 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148123149 |
6002746 |
0 |
0 |
T9 |
751876 |
48983 |
0 |
0 |
T10 |
20097 |
0 |
0 |
0 |
T11 |
8672 |
0 |
0 |
0 |
T12 |
202248 |
0 |
0 |
0 |
T13 |
0 |
94838 |
0 |
0 |
T24 |
211048 |
10813 |
0 |
0 |
T25 |
42028 |
0 |
0 |
0 |
T26 |
144 |
0 |
0 |
0 |
T27 |
312417 |
37217 |
0 |
0 |
T29 |
792 |
0 |
0 |
0 |
T31 |
0 |
3431 |
0 |
0 |
T32 |
0 |
3059 |
0 |
0 |
T33 |
0 |
11365 |
0 |
0 |
T34 |
0 |
14406 |
0 |
0 |
T35 |
0 |
55430 |
0 |
0 |
T44 |
9806 |
0 |
0 |
0 |
T49 |
0 |
45676 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T9,T24,T26 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T9,T24,T26 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T9,T24,T27 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T9,T24,T26 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T9,T24,T27 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T9,T24,T27 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T9,T24,T27 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T9,T24,T27 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T9,T24,T26 |
0 |
0 |
Covered |
T9,T24,T26 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T9,T24,T27 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148123149 |
192981 |
0 |
0 |
T9 |
751876 |
1577 |
0 |
0 |
T10 |
20097 |
0 |
0 |
0 |
T11 |
8672 |
0 |
0 |
0 |
T12 |
202248 |
0 |
0 |
0 |
T13 |
0 |
3043 |
0 |
0 |
T24 |
211048 |
349 |
0 |
0 |
T25 |
42028 |
0 |
0 |
0 |
T26 |
144 |
0 |
0 |
0 |
T27 |
312417 |
1190 |
0 |
0 |
T29 |
792 |
0 |
0 |
0 |
T31 |
0 |
110 |
0 |
0 |
T32 |
0 |
99 |
0 |
0 |
T33 |
0 |
367 |
0 |
0 |
T34 |
0 |
462 |
0 |
0 |
T35 |
0 |
1789 |
0 |
0 |
T44 |
9806 |
0 |
0 |
0 |
T49 |
0 |
1475 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148123149 |
27558693 |
0 |
0 |
T9 |
751876 |
420360 |
0 |
0 |
T10 |
20097 |
0 |
0 |
0 |
T11 |
8672 |
0 |
0 |
0 |
T12 |
202248 |
0 |
0 |
0 |
T24 |
211048 |
31432 |
0 |
0 |
T25 |
42028 |
0 |
0 |
0 |
T26 |
144 |
144 |
0 |
0 |
T27 |
312417 |
306840 |
0 |
0 |
T29 |
792 |
792 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T31 |
0 |
6320 |
0 |
0 |
T32 |
0 |
25968 |
0 |
0 |
T33 |
0 |
36136 |
0 |
0 |
T34 |
0 |
32352 |
0 |
0 |
T44 |
9806 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148123149 |
27558693 |
0 |
0 |
T9 |
751876 |
420360 |
0 |
0 |
T10 |
20097 |
0 |
0 |
0 |
T11 |
8672 |
0 |
0 |
0 |
T12 |
202248 |
0 |
0 |
0 |
T24 |
211048 |
31432 |
0 |
0 |
T25 |
42028 |
0 |
0 |
0 |
T26 |
144 |
144 |
0 |
0 |
T27 |
312417 |
306840 |
0 |
0 |
T29 |
792 |
792 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T31 |
0 |
6320 |
0 |
0 |
T32 |
0 |
25968 |
0 |
0 |
T33 |
0 |
36136 |
0 |
0 |
T34 |
0 |
32352 |
0 |
0 |
T44 |
9806 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148123149 |
27558693 |
0 |
0 |
T9 |
751876 |
420360 |
0 |
0 |
T10 |
20097 |
0 |
0 |
0 |
T11 |
8672 |
0 |
0 |
0 |
T12 |
202248 |
0 |
0 |
0 |
T24 |
211048 |
31432 |
0 |
0 |
T25 |
42028 |
0 |
0 |
0 |
T26 |
144 |
144 |
0 |
0 |
T27 |
312417 |
306840 |
0 |
0 |
T29 |
792 |
792 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T31 |
0 |
6320 |
0 |
0 |
T32 |
0 |
25968 |
0 |
0 |
T33 |
0 |
36136 |
0 |
0 |
T34 |
0 |
32352 |
0 |
0 |
T44 |
9806 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148123149 |
192981 |
0 |
0 |
T9 |
751876 |
1577 |
0 |
0 |
T10 |
20097 |
0 |
0 |
0 |
T11 |
8672 |
0 |
0 |
0 |
T12 |
202248 |
0 |
0 |
0 |
T13 |
0 |
3043 |
0 |
0 |
T24 |
211048 |
349 |
0 |
0 |
T25 |
42028 |
0 |
0 |
0 |
T26 |
144 |
0 |
0 |
0 |
T27 |
312417 |
1190 |
0 |
0 |
T29 |
792 |
0 |
0 |
0 |
T31 |
0 |
110 |
0 |
0 |
T32 |
0 |
99 |
0 |
0 |
T33 |
0 |
367 |
0 |
0 |
T34 |
0 |
462 |
0 |
0 |
T35 |
0 |
1789 |
0 |
0 |
T44 |
9806 |
0 |
0 |
0 |
T49 |
0 |
1475 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486061729 |
3139465 |
0 |
0 |
T1 |
242750 |
832 |
0 |
0 |
T2 |
154066 |
8471 |
0 |
0 |
T3 |
70650 |
837 |
0 |
0 |
T4 |
3260 |
832 |
0 |
0 |
T5 |
1326 |
0 |
0 |
0 |
T6 |
4752 |
832 |
0 |
0 |
T7 |
291198 |
9984 |
0 |
0 |
T8 |
96272 |
3927 |
0 |
0 |
T9 |
275077 |
9476 |
0 |
0 |
T10 |
123063 |
832 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486061729 |
485970428 |
0 |
0 |
T1 |
242750 |
242656 |
0 |
0 |
T2 |
154066 |
153986 |
0 |
0 |
T3 |
70650 |
70579 |
0 |
0 |
T4 |
3260 |
3186 |
0 |
0 |
T5 |
1326 |
1271 |
0 |
0 |
T6 |
4752 |
4688 |
0 |
0 |
T7 |
291198 |
291188 |
0 |
0 |
T8 |
96272 |
96190 |
0 |
0 |
T9 |
275077 |
274821 |
0 |
0 |
T10 |
123063 |
122992 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486061729 |
485970428 |
0 |
0 |
T1 |
242750 |
242656 |
0 |
0 |
T2 |
154066 |
153986 |
0 |
0 |
T3 |
70650 |
70579 |
0 |
0 |
T4 |
3260 |
3186 |
0 |
0 |
T5 |
1326 |
1271 |
0 |
0 |
T6 |
4752 |
4688 |
0 |
0 |
T7 |
291198 |
291188 |
0 |
0 |
T8 |
96272 |
96190 |
0 |
0 |
T9 |
275077 |
274821 |
0 |
0 |
T10 |
123063 |
122992 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486061729 |
485970428 |
0 |
0 |
T1 |
242750 |
242656 |
0 |
0 |
T2 |
154066 |
153986 |
0 |
0 |
T3 |
70650 |
70579 |
0 |
0 |
T4 |
3260 |
3186 |
0 |
0 |
T5 |
1326 |
1271 |
0 |
0 |
T6 |
4752 |
4688 |
0 |
0 |
T7 |
291198 |
291188 |
0 |
0 |
T8 |
96272 |
96190 |
0 |
0 |
T9 |
275077 |
274821 |
0 |
0 |
T10 |
123063 |
122992 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486061729 |
3139465 |
0 |
0 |
T1 |
242750 |
832 |
0 |
0 |
T2 |
154066 |
8471 |
0 |
0 |
T3 |
70650 |
837 |
0 |
0 |
T4 |
3260 |
832 |
0 |
0 |
T5 |
1326 |
0 |
0 |
0 |
T6 |
4752 |
832 |
0 |
0 |
T7 |
291198 |
9984 |
0 |
0 |
T8 |
96272 |
3927 |
0 |
0 |
T9 |
275077 |
9476 |
0 |
0 |
T10 |
123063 |
832 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486061729 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486061729 |
485970428 |
0 |
0 |
T1 |
242750 |
242656 |
0 |
0 |
T2 |
154066 |
153986 |
0 |
0 |
T3 |
70650 |
70579 |
0 |
0 |
T4 |
3260 |
3186 |
0 |
0 |
T5 |
1326 |
1271 |
0 |
0 |
T6 |
4752 |
4688 |
0 |
0 |
T7 |
291198 |
291188 |
0 |
0 |
T8 |
96272 |
96190 |
0 |
0 |
T9 |
275077 |
274821 |
0 |
0 |
T10 |
123063 |
122992 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486061729 |
485970428 |
0 |
0 |
T1 |
242750 |
242656 |
0 |
0 |
T2 |
154066 |
153986 |
0 |
0 |
T3 |
70650 |
70579 |
0 |
0 |
T4 |
3260 |
3186 |
0 |
0 |
T5 |
1326 |
1271 |
0 |
0 |
T6 |
4752 |
4688 |
0 |
0 |
T7 |
291198 |
291188 |
0 |
0 |
T8 |
96272 |
96190 |
0 |
0 |
T9 |
275077 |
274821 |
0 |
0 |
T10 |
123063 |
122992 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486061729 |
485970428 |
0 |
0 |
T1 |
242750 |
242656 |
0 |
0 |
T2 |
154066 |
153986 |
0 |
0 |
T3 |
70650 |
70579 |
0 |
0 |
T4 |
3260 |
3186 |
0 |
0 |
T5 |
1326 |
1271 |
0 |
0 |
T6 |
4752 |
4688 |
0 |
0 |
T7 |
291198 |
291188 |
0 |
0 |
T8 |
96272 |
96190 |
0 |
0 |
T9 |
275077 |
274821 |
0 |
0 |
T10 |
123063 |
122992 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486061729 |
0 |
0 |
0 |