Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153717053 |
22921442 |
0 |
0 |
T1 |
776220 |
118165 |
0 |
0 |
T2 |
40188 |
30 |
0 |
0 |
T4 |
14663 |
13150 |
0 |
0 |
T5 |
72732 |
43422 |
0 |
0 |
T6 |
86803 |
0 |
0 |
0 |
T7 |
690907 |
27636 |
0 |
0 |
T10 |
373773 |
79906 |
0 |
0 |
T11 |
240088 |
6493 |
0 |
0 |
T12 |
134688 |
7624 |
0 |
0 |
T13 |
67032 |
0 |
0 |
0 |
T14 |
0 |
68766 |
0 |
0 |
T50 |
0 |
12072 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153717053 |
124586499 |
0 |
0 |
T1 |
776220 |
773376 |
0 |
0 |
T2 |
40188 |
40188 |
0 |
0 |
T4 |
14663 |
14311 |
0 |
0 |
T5 |
72732 |
72732 |
0 |
0 |
T6 |
86803 |
0 |
0 |
0 |
T7 |
690907 |
406420 |
0 |
0 |
T10 |
373773 |
372543 |
0 |
0 |
T11 |
240088 |
166255 |
0 |
0 |
T12 |
134688 |
133732 |
0 |
0 |
T13 |
67032 |
67032 |
0 |
0 |
T14 |
0 |
438608 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153717053 |
124586499 |
0 |
0 |
T1 |
776220 |
773376 |
0 |
0 |
T2 |
40188 |
40188 |
0 |
0 |
T4 |
14663 |
14311 |
0 |
0 |
T5 |
72732 |
72732 |
0 |
0 |
T6 |
86803 |
0 |
0 |
0 |
T7 |
690907 |
406420 |
0 |
0 |
T10 |
373773 |
372543 |
0 |
0 |
T11 |
240088 |
166255 |
0 |
0 |
T12 |
134688 |
133732 |
0 |
0 |
T13 |
67032 |
67032 |
0 |
0 |
T14 |
0 |
438608 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153717053 |
124586499 |
0 |
0 |
T1 |
776220 |
773376 |
0 |
0 |
T2 |
40188 |
40188 |
0 |
0 |
T4 |
14663 |
14311 |
0 |
0 |
T5 |
72732 |
72732 |
0 |
0 |
T6 |
86803 |
0 |
0 |
0 |
T7 |
690907 |
406420 |
0 |
0 |
T10 |
373773 |
372543 |
0 |
0 |
T11 |
240088 |
166255 |
0 |
0 |
T12 |
134688 |
133732 |
0 |
0 |
T13 |
67032 |
67032 |
0 |
0 |
T14 |
0 |
438608 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153717053 |
22921442 |
0 |
0 |
T1 |
776220 |
118165 |
0 |
0 |
T2 |
40188 |
30 |
0 |
0 |
T4 |
14663 |
13150 |
0 |
0 |
T5 |
72732 |
43422 |
0 |
0 |
T6 |
86803 |
0 |
0 |
0 |
T7 |
690907 |
27636 |
0 |
0 |
T10 |
373773 |
79906 |
0 |
0 |
T11 |
240088 |
6493 |
0 |
0 |
T12 |
134688 |
7624 |
0 |
0 |
T13 |
67032 |
0 |
0 |
0 |
T14 |
0 |
68766 |
0 |
0 |
T50 |
0 |
12072 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153717053 |
24100878 |
0 |
0 |
T1 |
776220 |
125722 |
0 |
0 |
T2 |
40188 |
28 |
0 |
0 |
T4 |
14663 |
14023 |
0 |
0 |
T5 |
72732 |
44820 |
0 |
0 |
T6 |
86803 |
0 |
0 |
0 |
T7 |
690907 |
28980 |
0 |
0 |
T10 |
373773 |
83729 |
0 |
0 |
T11 |
240088 |
6800 |
0 |
0 |
T12 |
134688 |
8708 |
0 |
0 |
T13 |
67032 |
0 |
0 |
0 |
T14 |
0 |
71941 |
0 |
0 |
T50 |
0 |
12440 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153717053 |
124586499 |
0 |
0 |
T1 |
776220 |
773376 |
0 |
0 |
T2 |
40188 |
40188 |
0 |
0 |
T4 |
14663 |
14311 |
0 |
0 |
T5 |
72732 |
72732 |
0 |
0 |
T6 |
86803 |
0 |
0 |
0 |
T7 |
690907 |
406420 |
0 |
0 |
T10 |
373773 |
372543 |
0 |
0 |
T11 |
240088 |
166255 |
0 |
0 |
T12 |
134688 |
133732 |
0 |
0 |
T13 |
67032 |
67032 |
0 |
0 |
T14 |
0 |
438608 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153717053 |
124586499 |
0 |
0 |
T1 |
776220 |
773376 |
0 |
0 |
T2 |
40188 |
40188 |
0 |
0 |
T4 |
14663 |
14311 |
0 |
0 |
T5 |
72732 |
72732 |
0 |
0 |
T6 |
86803 |
0 |
0 |
0 |
T7 |
690907 |
406420 |
0 |
0 |
T10 |
373773 |
372543 |
0 |
0 |
T11 |
240088 |
166255 |
0 |
0 |
T12 |
134688 |
133732 |
0 |
0 |
T13 |
67032 |
67032 |
0 |
0 |
T14 |
0 |
438608 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153717053 |
124586499 |
0 |
0 |
T1 |
776220 |
773376 |
0 |
0 |
T2 |
40188 |
40188 |
0 |
0 |
T4 |
14663 |
14311 |
0 |
0 |
T5 |
72732 |
72732 |
0 |
0 |
T6 |
86803 |
0 |
0 |
0 |
T7 |
690907 |
406420 |
0 |
0 |
T10 |
373773 |
372543 |
0 |
0 |
T11 |
240088 |
166255 |
0 |
0 |
T12 |
134688 |
133732 |
0 |
0 |
T13 |
67032 |
67032 |
0 |
0 |
T14 |
0 |
438608 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153717053 |
24100878 |
0 |
0 |
T1 |
776220 |
125722 |
0 |
0 |
T2 |
40188 |
28 |
0 |
0 |
T4 |
14663 |
14023 |
0 |
0 |
T5 |
72732 |
44820 |
0 |
0 |
T6 |
86803 |
0 |
0 |
0 |
T7 |
690907 |
28980 |
0 |
0 |
T10 |
373773 |
83729 |
0 |
0 |
T11 |
240088 |
6800 |
0 |
0 |
T12 |
134688 |
8708 |
0 |
0 |
T13 |
67032 |
0 |
0 |
0 |
T14 |
0 |
71941 |
0 |
0 |
T50 |
0 |
12440 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153717053 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153717053 |
124586499 |
0 |
0 |
T1 |
776220 |
773376 |
0 |
0 |
T2 |
40188 |
40188 |
0 |
0 |
T4 |
14663 |
14311 |
0 |
0 |
T5 |
72732 |
72732 |
0 |
0 |
T6 |
86803 |
0 |
0 |
0 |
T7 |
690907 |
406420 |
0 |
0 |
T10 |
373773 |
372543 |
0 |
0 |
T11 |
240088 |
166255 |
0 |
0 |
T12 |
134688 |
133732 |
0 |
0 |
T13 |
67032 |
67032 |
0 |
0 |
T14 |
0 |
438608 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153717053 |
124586499 |
0 |
0 |
T1 |
776220 |
773376 |
0 |
0 |
T2 |
40188 |
40188 |
0 |
0 |
T4 |
14663 |
14311 |
0 |
0 |
T5 |
72732 |
72732 |
0 |
0 |
T6 |
86803 |
0 |
0 |
0 |
T7 |
690907 |
406420 |
0 |
0 |
T10 |
373773 |
372543 |
0 |
0 |
T11 |
240088 |
166255 |
0 |
0 |
T12 |
134688 |
133732 |
0 |
0 |
T13 |
67032 |
67032 |
0 |
0 |
T14 |
0 |
438608 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153717053 |
124586499 |
0 |
0 |
T1 |
776220 |
773376 |
0 |
0 |
T2 |
40188 |
40188 |
0 |
0 |
T4 |
14663 |
14311 |
0 |
0 |
T5 |
72732 |
72732 |
0 |
0 |
T6 |
86803 |
0 |
0 |
0 |
T7 |
690907 |
406420 |
0 |
0 |
T10 |
373773 |
372543 |
0 |
0 |
T11 |
240088 |
166255 |
0 |
0 |
T12 |
134688 |
133732 |
0 |
0 |
T13 |
67032 |
67032 |
0 |
0 |
T14 |
0 |
438608 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153717053 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T11 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T6,T7,T11 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T11 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T6,T7,T11 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T6,T7,T11 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T6,T7,T11 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T6,T7,T11 |
1 | 0 | 1 | Covered | T6,T7,T11 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T6,T7,T11 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T6,T7,T11 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T6,T7,T11 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T11 |
1 | 0 | Covered | T6,T7,T11 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T11 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T6,T7,T11 |
0 |
0 |
Covered |
T6,T7,T11 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T11 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153717053 |
5804075 |
0 |
0 |
T6 |
86803 |
33272 |
0 |
0 |
T7 |
690907 |
47404 |
0 |
0 |
T10 |
373773 |
0 |
0 |
0 |
T11 |
240088 |
6628 |
0 |
0 |
T12 |
134688 |
0 |
0 |
0 |
T13 |
67032 |
0 |
0 |
0 |
T14 |
467564 |
5793 |
0 |
0 |
T15 |
0 |
55031 |
0 |
0 |
T29 |
37087 |
15482 |
0 |
0 |
T30 |
83699 |
29406 |
0 |
0 |
T34 |
0 |
24314 |
0 |
0 |
T35 |
0 |
29009 |
0 |
0 |
T50 |
13538 |
0 |
0 |
0 |
T57 |
0 |
38783 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153717053 |
27744824 |
0 |
0 |
T6 |
86803 |
81272 |
0 |
0 |
T7 |
690907 |
276608 |
0 |
0 |
T10 |
373773 |
0 |
0 |
0 |
T11 |
240088 |
72240 |
0 |
0 |
T12 |
134688 |
0 |
0 |
0 |
T13 |
67032 |
0 |
0 |
0 |
T14 |
467564 |
24432 |
0 |
0 |
T29 |
37087 |
35504 |
0 |
0 |
T30 |
83699 |
81752 |
0 |
0 |
T32 |
0 |
15000 |
0 |
0 |
T33 |
0 |
64984 |
0 |
0 |
T34 |
0 |
230776 |
0 |
0 |
T35 |
0 |
201472 |
0 |
0 |
T50 |
13538 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153717053 |
27744824 |
0 |
0 |
T6 |
86803 |
81272 |
0 |
0 |
T7 |
690907 |
276608 |
0 |
0 |
T10 |
373773 |
0 |
0 |
0 |
T11 |
240088 |
72240 |
0 |
0 |
T12 |
134688 |
0 |
0 |
0 |
T13 |
67032 |
0 |
0 |
0 |
T14 |
467564 |
24432 |
0 |
0 |
T29 |
37087 |
35504 |
0 |
0 |
T30 |
83699 |
81752 |
0 |
0 |
T32 |
0 |
15000 |
0 |
0 |
T33 |
0 |
64984 |
0 |
0 |
T34 |
0 |
230776 |
0 |
0 |
T35 |
0 |
201472 |
0 |
0 |
T50 |
13538 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153717053 |
27744824 |
0 |
0 |
T6 |
86803 |
81272 |
0 |
0 |
T7 |
690907 |
276608 |
0 |
0 |
T10 |
373773 |
0 |
0 |
0 |
T11 |
240088 |
72240 |
0 |
0 |
T12 |
134688 |
0 |
0 |
0 |
T13 |
67032 |
0 |
0 |
0 |
T14 |
467564 |
24432 |
0 |
0 |
T29 |
37087 |
35504 |
0 |
0 |
T30 |
83699 |
81752 |
0 |
0 |
T32 |
0 |
15000 |
0 |
0 |
T33 |
0 |
64984 |
0 |
0 |
T34 |
0 |
230776 |
0 |
0 |
T35 |
0 |
201472 |
0 |
0 |
T50 |
13538 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153717053 |
5804075 |
0 |
0 |
T6 |
86803 |
33272 |
0 |
0 |
T7 |
690907 |
47404 |
0 |
0 |
T10 |
373773 |
0 |
0 |
0 |
T11 |
240088 |
6628 |
0 |
0 |
T12 |
134688 |
0 |
0 |
0 |
T13 |
67032 |
0 |
0 |
0 |
T14 |
467564 |
5793 |
0 |
0 |
T15 |
0 |
55031 |
0 |
0 |
T29 |
37087 |
15482 |
0 |
0 |
T30 |
83699 |
29406 |
0 |
0 |
T34 |
0 |
24314 |
0 |
0 |
T35 |
0 |
29009 |
0 |
0 |
T50 |
13538 |
0 |
0 |
0 |
T57 |
0 |
38783 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T6,T7,T11 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T11 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T6,T7,T11 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T6,T7,T11 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T6,T7,T11 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T6,T7,T11 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T6,T7,T11 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T6,T7,T11 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T6,T7,T11 |
0 |
0 |
Covered |
T6,T7,T11 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T11 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153717053 |
186533 |
0 |
0 |
T6 |
86803 |
1074 |
0 |
0 |
T7 |
690907 |
1524 |
0 |
0 |
T10 |
373773 |
0 |
0 |
0 |
T11 |
240088 |
212 |
0 |
0 |
T12 |
134688 |
0 |
0 |
0 |
T13 |
67032 |
0 |
0 |
0 |
T14 |
467564 |
187 |
0 |
0 |
T15 |
0 |
1776 |
0 |
0 |
T29 |
37087 |
496 |
0 |
0 |
T30 |
83699 |
947 |
0 |
0 |
T34 |
0 |
776 |
0 |
0 |
T35 |
0 |
937 |
0 |
0 |
T50 |
13538 |
0 |
0 |
0 |
T57 |
0 |
1244 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153717053 |
27744824 |
0 |
0 |
T6 |
86803 |
81272 |
0 |
0 |
T7 |
690907 |
276608 |
0 |
0 |
T10 |
373773 |
0 |
0 |
0 |
T11 |
240088 |
72240 |
0 |
0 |
T12 |
134688 |
0 |
0 |
0 |
T13 |
67032 |
0 |
0 |
0 |
T14 |
467564 |
24432 |
0 |
0 |
T29 |
37087 |
35504 |
0 |
0 |
T30 |
83699 |
81752 |
0 |
0 |
T32 |
0 |
15000 |
0 |
0 |
T33 |
0 |
64984 |
0 |
0 |
T34 |
0 |
230776 |
0 |
0 |
T35 |
0 |
201472 |
0 |
0 |
T50 |
13538 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153717053 |
27744824 |
0 |
0 |
T6 |
86803 |
81272 |
0 |
0 |
T7 |
690907 |
276608 |
0 |
0 |
T10 |
373773 |
0 |
0 |
0 |
T11 |
240088 |
72240 |
0 |
0 |
T12 |
134688 |
0 |
0 |
0 |
T13 |
67032 |
0 |
0 |
0 |
T14 |
467564 |
24432 |
0 |
0 |
T29 |
37087 |
35504 |
0 |
0 |
T30 |
83699 |
81752 |
0 |
0 |
T32 |
0 |
15000 |
0 |
0 |
T33 |
0 |
64984 |
0 |
0 |
T34 |
0 |
230776 |
0 |
0 |
T35 |
0 |
201472 |
0 |
0 |
T50 |
13538 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153717053 |
27744824 |
0 |
0 |
T6 |
86803 |
81272 |
0 |
0 |
T7 |
690907 |
276608 |
0 |
0 |
T10 |
373773 |
0 |
0 |
0 |
T11 |
240088 |
72240 |
0 |
0 |
T12 |
134688 |
0 |
0 |
0 |
T13 |
67032 |
0 |
0 |
0 |
T14 |
467564 |
24432 |
0 |
0 |
T29 |
37087 |
35504 |
0 |
0 |
T30 |
83699 |
81752 |
0 |
0 |
T32 |
0 |
15000 |
0 |
0 |
T33 |
0 |
64984 |
0 |
0 |
T34 |
0 |
230776 |
0 |
0 |
T35 |
0 |
201472 |
0 |
0 |
T50 |
13538 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153717053 |
186533 |
0 |
0 |
T6 |
86803 |
1074 |
0 |
0 |
T7 |
690907 |
1524 |
0 |
0 |
T10 |
373773 |
0 |
0 |
0 |
T11 |
240088 |
212 |
0 |
0 |
T12 |
134688 |
0 |
0 |
0 |
T13 |
67032 |
0 |
0 |
0 |
T14 |
467564 |
187 |
0 |
0 |
T15 |
0 |
1776 |
0 |
0 |
T29 |
37087 |
496 |
0 |
0 |
T30 |
83699 |
947 |
0 |
0 |
T34 |
0 |
776 |
0 |
0 |
T35 |
0 |
937 |
0 |
0 |
T50 |
13538 |
0 |
0 |
0 |
T57 |
0 |
1244 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487499355 |
3016927 |
0 |
0 |
T1 |
868455 |
19465 |
0 |
0 |
T2 |
243983 |
832 |
0 |
0 |
T3 |
1668 |
0 |
0 |
0 |
T4 |
107796 |
841 |
0 |
0 |
T5 |
76277 |
832 |
0 |
0 |
T6 |
468997 |
0 |
0 |
0 |
T7 |
394016 |
9984 |
0 |
0 |
T8 |
1236 |
0 |
0 |
0 |
T9 |
4657 |
0 |
0 |
0 |
T10 |
410081 |
4992 |
0 |
0 |
T11 |
0 |
3328 |
0 |
0 |
T12 |
0 |
2487 |
0 |
0 |
T13 |
0 |
3634 |
0 |
0 |
T56 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487499355 |
487411661 |
0 |
0 |
T1 |
868455 |
868384 |
0 |
0 |
T2 |
243983 |
243926 |
0 |
0 |
T3 |
1668 |
1615 |
0 |
0 |
T4 |
107796 |
107711 |
0 |
0 |
T5 |
76277 |
76215 |
0 |
0 |
T6 |
468997 |
468929 |
0 |
0 |
T7 |
394016 |
393939 |
0 |
0 |
T8 |
1236 |
1157 |
0 |
0 |
T9 |
4657 |
4560 |
0 |
0 |
T10 |
410081 |
410020 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487499355 |
487411661 |
0 |
0 |
T1 |
868455 |
868384 |
0 |
0 |
T2 |
243983 |
243926 |
0 |
0 |
T3 |
1668 |
1615 |
0 |
0 |
T4 |
107796 |
107711 |
0 |
0 |
T5 |
76277 |
76215 |
0 |
0 |
T6 |
468997 |
468929 |
0 |
0 |
T7 |
394016 |
393939 |
0 |
0 |
T8 |
1236 |
1157 |
0 |
0 |
T9 |
4657 |
4560 |
0 |
0 |
T10 |
410081 |
410020 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487499355 |
487411661 |
0 |
0 |
T1 |
868455 |
868384 |
0 |
0 |
T2 |
243983 |
243926 |
0 |
0 |
T3 |
1668 |
1615 |
0 |
0 |
T4 |
107796 |
107711 |
0 |
0 |
T5 |
76277 |
76215 |
0 |
0 |
T6 |
468997 |
468929 |
0 |
0 |
T7 |
394016 |
393939 |
0 |
0 |
T8 |
1236 |
1157 |
0 |
0 |
T9 |
4657 |
4560 |
0 |
0 |
T10 |
410081 |
410020 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487499355 |
3016927 |
0 |
0 |
T1 |
868455 |
19465 |
0 |
0 |
T2 |
243983 |
832 |
0 |
0 |
T3 |
1668 |
0 |
0 |
0 |
T4 |
107796 |
841 |
0 |
0 |
T5 |
76277 |
832 |
0 |
0 |
T6 |
468997 |
0 |
0 |
0 |
T7 |
394016 |
9984 |
0 |
0 |
T8 |
1236 |
0 |
0 |
0 |
T9 |
4657 |
0 |
0 |
0 |
T10 |
410081 |
4992 |
0 |
0 |
T11 |
0 |
3328 |
0 |
0 |
T12 |
0 |
2487 |
0 |
0 |
T13 |
0 |
3634 |
0 |
0 |
T56 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487499355 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487499355 |
487411661 |
0 |
0 |
T1 |
868455 |
868384 |
0 |
0 |
T2 |
243983 |
243926 |
0 |
0 |
T3 |
1668 |
1615 |
0 |
0 |
T4 |
107796 |
107711 |
0 |
0 |
T5 |
76277 |
76215 |
0 |
0 |
T6 |
468997 |
468929 |
0 |
0 |
T7 |
394016 |
393939 |
0 |
0 |
T8 |
1236 |
1157 |
0 |
0 |
T9 |
4657 |
4560 |
0 |
0 |
T10 |
410081 |
410020 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487499355 |
487411661 |
0 |
0 |
T1 |
868455 |
868384 |
0 |
0 |
T2 |
243983 |
243926 |
0 |
0 |
T3 |
1668 |
1615 |
0 |
0 |
T4 |
107796 |
107711 |
0 |
0 |
T5 |
76277 |
76215 |
0 |
0 |
T6 |
468997 |
468929 |
0 |
0 |
T7 |
394016 |
393939 |
0 |
0 |
T8 |
1236 |
1157 |
0 |
0 |
T9 |
4657 |
4560 |
0 |
0 |
T10 |
410081 |
410020 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487499355 |
487411661 |
0 |
0 |
T1 |
868455 |
868384 |
0 |
0 |
T2 |
243983 |
243926 |
0 |
0 |
T3 |
1668 |
1615 |
0 |
0 |
T4 |
107796 |
107711 |
0 |
0 |
T5 |
76277 |
76215 |
0 |
0 |
T6 |
468997 |
468929 |
0 |
0 |
T7 |
394016 |
393939 |
0 |
0 |
T8 |
1236 |
1157 |
0 |
0 |
T9 |
4657 |
4560 |
0 |
0 |
T10 |
410081 |
410020 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487499355 |
0 |
0 |
0 |