Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T8 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T8 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T8 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T8 |
1 | 0 | Covered | T1,T3,T8 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T8 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T8 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150902139 |
22739303 |
0 |
0 |
T1 |
21365 |
20269 |
0 |
0 |
T2 |
129597 |
0 |
0 |
0 |
T3 |
2226 |
20 |
0 |
0 |
T4 |
139070 |
0 |
0 |
0 |
T5 |
19888 |
0 |
0 |
0 |
T6 |
82041 |
0 |
0 |
0 |
T8 |
153552 |
200946 |
0 |
0 |
T11 |
19912 |
0 |
0 |
0 |
T12 |
19382 |
18176 |
0 |
0 |
T13 |
149028 |
16095 |
0 |
0 |
T14 |
0 |
74016 |
0 |
0 |
T15 |
0 |
68 |
0 |
0 |
T38 |
0 |
17989 |
0 |
0 |
T39 |
0 |
3970 |
0 |
0 |
T40 |
0 |
9648 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150902139 |
123099102 |
0 |
0 |
T1 |
21365 |
21365 |
0 |
0 |
T2 |
129597 |
0 |
0 |
0 |
T3 |
2226 |
2226 |
0 |
0 |
T4 |
139070 |
139070 |
0 |
0 |
T5 |
19888 |
19888 |
0 |
0 |
T6 |
82041 |
0 |
0 |
0 |
T8 |
153552 |
126215 |
0 |
0 |
T11 |
19912 |
19912 |
0 |
0 |
T12 |
19382 |
19382 |
0 |
0 |
T13 |
149028 |
133642 |
0 |
0 |
T14 |
0 |
579328 |
0 |
0 |
T15 |
0 |
44352 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150902139 |
123099102 |
0 |
0 |
T1 |
21365 |
21365 |
0 |
0 |
T2 |
129597 |
0 |
0 |
0 |
T3 |
2226 |
2226 |
0 |
0 |
T4 |
139070 |
139070 |
0 |
0 |
T5 |
19888 |
19888 |
0 |
0 |
T6 |
82041 |
0 |
0 |
0 |
T8 |
153552 |
126215 |
0 |
0 |
T11 |
19912 |
19912 |
0 |
0 |
T12 |
19382 |
19382 |
0 |
0 |
T13 |
149028 |
133642 |
0 |
0 |
T14 |
0 |
579328 |
0 |
0 |
T15 |
0 |
44352 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150902139 |
123099102 |
0 |
0 |
T1 |
21365 |
21365 |
0 |
0 |
T2 |
129597 |
0 |
0 |
0 |
T3 |
2226 |
2226 |
0 |
0 |
T4 |
139070 |
139070 |
0 |
0 |
T5 |
19888 |
19888 |
0 |
0 |
T6 |
82041 |
0 |
0 |
0 |
T8 |
153552 |
126215 |
0 |
0 |
T11 |
19912 |
19912 |
0 |
0 |
T12 |
19382 |
19382 |
0 |
0 |
T13 |
149028 |
133642 |
0 |
0 |
T14 |
0 |
579328 |
0 |
0 |
T15 |
0 |
44352 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150902139 |
22739303 |
0 |
0 |
T1 |
21365 |
20269 |
0 |
0 |
T2 |
129597 |
0 |
0 |
0 |
T3 |
2226 |
20 |
0 |
0 |
T4 |
139070 |
0 |
0 |
0 |
T5 |
19888 |
0 |
0 |
0 |
T6 |
82041 |
0 |
0 |
0 |
T8 |
153552 |
200946 |
0 |
0 |
T11 |
19912 |
0 |
0 |
0 |
T12 |
19382 |
18176 |
0 |
0 |
T13 |
149028 |
16095 |
0 |
0 |
T14 |
0 |
74016 |
0 |
0 |
T15 |
0 |
68 |
0 |
0 |
T38 |
0 |
17989 |
0 |
0 |
T39 |
0 |
3970 |
0 |
0 |
T40 |
0 |
9648 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Covered | T1,T3,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T8 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T8 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T8 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T8 |
1 | 0 | Covered | T1,T3,T8 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T8 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T8 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150902139 |
23895415 |
0 |
0 |
T1 |
21365 |
21093 |
0 |
0 |
T2 |
129597 |
0 |
0 |
0 |
T3 |
2226 |
18 |
0 |
0 |
T4 |
139070 |
0 |
0 |
0 |
T5 |
19888 |
0 |
0 |
0 |
T6 |
82041 |
0 |
0 |
0 |
T8 |
153552 |
212226 |
0 |
0 |
T11 |
19912 |
0 |
0 |
0 |
T12 |
19382 |
19078 |
0 |
0 |
T13 |
149028 |
16980 |
0 |
0 |
T14 |
0 |
77303 |
0 |
0 |
T15 |
0 |
66 |
0 |
0 |
T38 |
0 |
18760 |
0 |
0 |
T39 |
0 |
4096 |
0 |
0 |
T40 |
0 |
10276 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150902139 |
123099102 |
0 |
0 |
T1 |
21365 |
21365 |
0 |
0 |
T2 |
129597 |
0 |
0 |
0 |
T3 |
2226 |
2226 |
0 |
0 |
T4 |
139070 |
139070 |
0 |
0 |
T5 |
19888 |
19888 |
0 |
0 |
T6 |
82041 |
0 |
0 |
0 |
T8 |
153552 |
126215 |
0 |
0 |
T11 |
19912 |
19912 |
0 |
0 |
T12 |
19382 |
19382 |
0 |
0 |
T13 |
149028 |
133642 |
0 |
0 |
T14 |
0 |
579328 |
0 |
0 |
T15 |
0 |
44352 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150902139 |
123099102 |
0 |
0 |
T1 |
21365 |
21365 |
0 |
0 |
T2 |
129597 |
0 |
0 |
0 |
T3 |
2226 |
2226 |
0 |
0 |
T4 |
139070 |
139070 |
0 |
0 |
T5 |
19888 |
19888 |
0 |
0 |
T6 |
82041 |
0 |
0 |
0 |
T8 |
153552 |
126215 |
0 |
0 |
T11 |
19912 |
19912 |
0 |
0 |
T12 |
19382 |
19382 |
0 |
0 |
T13 |
149028 |
133642 |
0 |
0 |
T14 |
0 |
579328 |
0 |
0 |
T15 |
0 |
44352 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150902139 |
123099102 |
0 |
0 |
T1 |
21365 |
21365 |
0 |
0 |
T2 |
129597 |
0 |
0 |
0 |
T3 |
2226 |
2226 |
0 |
0 |
T4 |
139070 |
139070 |
0 |
0 |
T5 |
19888 |
19888 |
0 |
0 |
T6 |
82041 |
0 |
0 |
0 |
T8 |
153552 |
126215 |
0 |
0 |
T11 |
19912 |
19912 |
0 |
0 |
T12 |
19382 |
19382 |
0 |
0 |
T13 |
149028 |
133642 |
0 |
0 |
T14 |
0 |
579328 |
0 |
0 |
T15 |
0 |
44352 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150902139 |
23895415 |
0 |
0 |
T1 |
21365 |
21093 |
0 |
0 |
T2 |
129597 |
0 |
0 |
0 |
T3 |
2226 |
18 |
0 |
0 |
T4 |
139070 |
0 |
0 |
0 |
T5 |
19888 |
0 |
0 |
0 |
T6 |
82041 |
0 |
0 |
0 |
T8 |
153552 |
212226 |
0 |
0 |
T11 |
19912 |
0 |
0 |
0 |
T12 |
19382 |
19078 |
0 |
0 |
T13 |
149028 |
16980 |
0 |
0 |
T14 |
0 |
77303 |
0 |
0 |
T15 |
0 |
66 |
0 |
0 |
T38 |
0 |
18760 |
0 |
0 |
T39 |
0 |
4096 |
0 |
0 |
T40 |
0 |
10276 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150902139 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150902139 |
123099102 |
0 |
0 |
T1 |
21365 |
21365 |
0 |
0 |
T2 |
129597 |
0 |
0 |
0 |
T3 |
2226 |
2226 |
0 |
0 |
T4 |
139070 |
139070 |
0 |
0 |
T5 |
19888 |
19888 |
0 |
0 |
T6 |
82041 |
0 |
0 |
0 |
T8 |
153552 |
126215 |
0 |
0 |
T11 |
19912 |
19912 |
0 |
0 |
T12 |
19382 |
19382 |
0 |
0 |
T13 |
149028 |
133642 |
0 |
0 |
T14 |
0 |
579328 |
0 |
0 |
T15 |
0 |
44352 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150902139 |
123099102 |
0 |
0 |
T1 |
21365 |
21365 |
0 |
0 |
T2 |
129597 |
0 |
0 |
0 |
T3 |
2226 |
2226 |
0 |
0 |
T4 |
139070 |
139070 |
0 |
0 |
T5 |
19888 |
19888 |
0 |
0 |
T6 |
82041 |
0 |
0 |
0 |
T8 |
153552 |
126215 |
0 |
0 |
T11 |
19912 |
19912 |
0 |
0 |
T12 |
19382 |
19382 |
0 |
0 |
T13 |
149028 |
133642 |
0 |
0 |
T14 |
0 |
579328 |
0 |
0 |
T15 |
0 |
44352 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150902139 |
123099102 |
0 |
0 |
T1 |
21365 |
21365 |
0 |
0 |
T2 |
129597 |
0 |
0 |
0 |
T3 |
2226 |
2226 |
0 |
0 |
T4 |
139070 |
139070 |
0 |
0 |
T5 |
19888 |
19888 |
0 |
0 |
T6 |
82041 |
0 |
0 |
0 |
T8 |
153552 |
126215 |
0 |
0 |
T11 |
19912 |
19912 |
0 |
0 |
T12 |
19382 |
19382 |
0 |
0 |
T13 |
149028 |
133642 |
0 |
0 |
T14 |
0 |
579328 |
0 |
0 |
T15 |
0 |
44352 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150902139 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T8,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T6,T8 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T6,T8 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T6,T8,T13 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T6,T8 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T6,T8,T13 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T6,T8,T13 |
1 | 0 | 1 | Covered | T6,T8,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T6,T8,T13 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T6,T8,T13 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T6,T8,T13 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T8,T13 |
1 | 0 | Covered | T6,T8,T13 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T8,T13 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T6,T8 |
0 |
0 |
Covered |
T2,T6,T8 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T8,T13 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150902139 |
5476106 |
0 |
0 |
T6 |
82041 |
17412 |
0 |
0 |
T8 |
153552 |
42613 |
0 |
0 |
T11 |
19912 |
0 |
0 |
0 |
T12 |
19382 |
0 |
0 |
0 |
T13 |
149028 |
6174 |
0 |
0 |
T14 |
799979 |
35790 |
0 |
0 |
T15 |
44352 |
0 |
0 |
0 |
T17 |
0 |
34418 |
0 |
0 |
T21 |
0 |
64336 |
0 |
0 |
T28 |
0 |
57210 |
0 |
0 |
T30 |
0 |
36548 |
0 |
0 |
T39 |
37404 |
0 |
0 |
0 |
T47 |
4104 |
0 |
0 |
0 |
T48 |
60355 |
0 |
0 |
0 |
T49 |
0 |
23846 |
0 |
0 |
T50 |
0 |
2020 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150902139 |
26478810 |
0 |
0 |
T2 |
129597 |
123280 |
0 |
0 |
T3 |
2226 |
0 |
0 |
0 |
T4 |
139070 |
0 |
0 |
0 |
T5 |
19888 |
0 |
0 |
0 |
T6 |
82041 |
79064 |
0 |
0 |
T8 |
153552 |
260424 |
0 |
0 |
T11 |
19912 |
0 |
0 |
0 |
T12 |
19382 |
0 |
0 |
0 |
T13 |
149028 |
13736 |
0 |
0 |
T14 |
799979 |
212824 |
0 |
0 |
T17 |
0 |
94232 |
0 |
0 |
T26 |
0 |
72 |
0 |
0 |
T27 |
0 |
94216 |
0 |
0 |
T28 |
0 |
117600 |
0 |
0 |
T29 |
0 |
648 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150902139 |
26478810 |
0 |
0 |
T2 |
129597 |
123280 |
0 |
0 |
T3 |
2226 |
0 |
0 |
0 |
T4 |
139070 |
0 |
0 |
0 |
T5 |
19888 |
0 |
0 |
0 |
T6 |
82041 |
79064 |
0 |
0 |
T8 |
153552 |
260424 |
0 |
0 |
T11 |
19912 |
0 |
0 |
0 |
T12 |
19382 |
0 |
0 |
0 |
T13 |
149028 |
13736 |
0 |
0 |
T14 |
799979 |
212824 |
0 |
0 |
T17 |
0 |
94232 |
0 |
0 |
T26 |
0 |
72 |
0 |
0 |
T27 |
0 |
94216 |
0 |
0 |
T28 |
0 |
117600 |
0 |
0 |
T29 |
0 |
648 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150902139 |
26478810 |
0 |
0 |
T2 |
129597 |
123280 |
0 |
0 |
T3 |
2226 |
0 |
0 |
0 |
T4 |
139070 |
0 |
0 |
0 |
T5 |
19888 |
0 |
0 |
0 |
T6 |
82041 |
79064 |
0 |
0 |
T8 |
153552 |
260424 |
0 |
0 |
T11 |
19912 |
0 |
0 |
0 |
T12 |
19382 |
0 |
0 |
0 |
T13 |
149028 |
13736 |
0 |
0 |
T14 |
799979 |
212824 |
0 |
0 |
T17 |
0 |
94232 |
0 |
0 |
T26 |
0 |
72 |
0 |
0 |
T27 |
0 |
94216 |
0 |
0 |
T28 |
0 |
117600 |
0 |
0 |
T29 |
0 |
648 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150902139 |
5476106 |
0 |
0 |
T6 |
82041 |
17412 |
0 |
0 |
T8 |
153552 |
42613 |
0 |
0 |
T11 |
19912 |
0 |
0 |
0 |
T12 |
19382 |
0 |
0 |
0 |
T13 |
149028 |
6174 |
0 |
0 |
T14 |
799979 |
35790 |
0 |
0 |
T15 |
44352 |
0 |
0 |
0 |
T17 |
0 |
34418 |
0 |
0 |
T21 |
0 |
64336 |
0 |
0 |
T28 |
0 |
57210 |
0 |
0 |
T30 |
0 |
36548 |
0 |
0 |
T39 |
37404 |
0 |
0 |
0 |
T47 |
4104 |
0 |
0 |
0 |
T48 |
60355 |
0 |
0 |
0 |
T49 |
0 |
23846 |
0 |
0 |
T50 |
0 |
2020 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T6,T8 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T6,T8 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T6,T8,T13 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T6,T8 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T6,T8,T13 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T6,T8,T13 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T6,T8,T13 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T6,T8,T13 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T6,T8 |
0 |
0 |
Covered |
T2,T6,T8 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T8,T13 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150902139 |
175996 |
0 |
0 |
T6 |
82041 |
560 |
0 |
0 |
T8 |
153552 |
1367 |
0 |
0 |
T11 |
19912 |
0 |
0 |
0 |
T12 |
19382 |
0 |
0 |
0 |
T13 |
149028 |
199 |
0 |
0 |
T14 |
799979 |
1146 |
0 |
0 |
T15 |
44352 |
0 |
0 |
0 |
T17 |
0 |
1103 |
0 |
0 |
T21 |
0 |
2068 |
0 |
0 |
T28 |
0 |
1840 |
0 |
0 |
T30 |
0 |
1172 |
0 |
0 |
T39 |
37404 |
0 |
0 |
0 |
T47 |
4104 |
0 |
0 |
0 |
T48 |
60355 |
0 |
0 |
0 |
T49 |
0 |
769 |
0 |
0 |
T50 |
0 |
65 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150902139 |
26478810 |
0 |
0 |
T2 |
129597 |
123280 |
0 |
0 |
T3 |
2226 |
0 |
0 |
0 |
T4 |
139070 |
0 |
0 |
0 |
T5 |
19888 |
0 |
0 |
0 |
T6 |
82041 |
79064 |
0 |
0 |
T8 |
153552 |
260424 |
0 |
0 |
T11 |
19912 |
0 |
0 |
0 |
T12 |
19382 |
0 |
0 |
0 |
T13 |
149028 |
13736 |
0 |
0 |
T14 |
799979 |
212824 |
0 |
0 |
T17 |
0 |
94232 |
0 |
0 |
T26 |
0 |
72 |
0 |
0 |
T27 |
0 |
94216 |
0 |
0 |
T28 |
0 |
117600 |
0 |
0 |
T29 |
0 |
648 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150902139 |
26478810 |
0 |
0 |
T2 |
129597 |
123280 |
0 |
0 |
T3 |
2226 |
0 |
0 |
0 |
T4 |
139070 |
0 |
0 |
0 |
T5 |
19888 |
0 |
0 |
0 |
T6 |
82041 |
79064 |
0 |
0 |
T8 |
153552 |
260424 |
0 |
0 |
T11 |
19912 |
0 |
0 |
0 |
T12 |
19382 |
0 |
0 |
0 |
T13 |
149028 |
13736 |
0 |
0 |
T14 |
799979 |
212824 |
0 |
0 |
T17 |
0 |
94232 |
0 |
0 |
T26 |
0 |
72 |
0 |
0 |
T27 |
0 |
94216 |
0 |
0 |
T28 |
0 |
117600 |
0 |
0 |
T29 |
0 |
648 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150902139 |
26478810 |
0 |
0 |
T2 |
129597 |
123280 |
0 |
0 |
T3 |
2226 |
0 |
0 |
0 |
T4 |
139070 |
0 |
0 |
0 |
T5 |
19888 |
0 |
0 |
0 |
T6 |
82041 |
79064 |
0 |
0 |
T8 |
153552 |
260424 |
0 |
0 |
T11 |
19912 |
0 |
0 |
0 |
T12 |
19382 |
0 |
0 |
0 |
T13 |
149028 |
13736 |
0 |
0 |
T14 |
799979 |
212824 |
0 |
0 |
T17 |
0 |
94232 |
0 |
0 |
T26 |
0 |
72 |
0 |
0 |
T27 |
0 |
94216 |
0 |
0 |
T28 |
0 |
117600 |
0 |
0 |
T29 |
0 |
648 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150902139 |
175996 |
0 |
0 |
T6 |
82041 |
560 |
0 |
0 |
T8 |
153552 |
1367 |
0 |
0 |
T11 |
19912 |
0 |
0 |
0 |
T12 |
19382 |
0 |
0 |
0 |
T13 |
149028 |
199 |
0 |
0 |
T14 |
799979 |
1146 |
0 |
0 |
T15 |
44352 |
0 |
0 |
0 |
T17 |
0 |
1103 |
0 |
0 |
T21 |
0 |
2068 |
0 |
0 |
T28 |
0 |
1840 |
0 |
0 |
T30 |
0 |
1172 |
0 |
0 |
T39 |
37404 |
0 |
0 |
0 |
T47 |
4104 |
0 |
0 |
0 |
T48 |
60355 |
0 |
0 |
0 |
T49 |
0 |
769 |
0 |
0 |
T50 |
0 |
65 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
418625245 |
3089739 |
0 |
0 |
T1 |
110089 |
839 |
0 |
0 |
T2 |
520424 |
0 |
0 |
0 |
T3 |
21237 |
3712 |
0 |
0 |
T4 |
46555 |
2602 |
0 |
0 |
T5 |
49342 |
2520 |
0 |
0 |
T6 |
114254 |
0 |
0 |
0 |
T7 |
1275 |
0 |
0 |
0 |
T8 |
189392 |
18304 |
0 |
0 |
T9 |
1365 |
0 |
0 |
0 |
T10 |
1395 |
0 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
6818 |
0 |
0 |
T14 |
0 |
23399 |
0 |
0 |
T15 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
418625245 |
418536176 |
0 |
0 |
T1 |
110089 |
110023 |
0 |
0 |
T2 |
520424 |
520370 |
0 |
0 |
T3 |
21237 |
21161 |
0 |
0 |
T4 |
46555 |
46497 |
0 |
0 |
T5 |
49342 |
49282 |
0 |
0 |
T6 |
114254 |
113946 |
0 |
0 |
T7 |
1275 |
1176 |
0 |
0 |
T8 |
189392 |
189366 |
0 |
0 |
T9 |
1365 |
1270 |
0 |
0 |
T10 |
1395 |
1308 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
418625245 |
418536176 |
0 |
0 |
T1 |
110089 |
110023 |
0 |
0 |
T2 |
520424 |
520370 |
0 |
0 |
T3 |
21237 |
21161 |
0 |
0 |
T4 |
46555 |
46497 |
0 |
0 |
T5 |
49342 |
49282 |
0 |
0 |
T6 |
114254 |
113946 |
0 |
0 |
T7 |
1275 |
1176 |
0 |
0 |
T8 |
189392 |
189366 |
0 |
0 |
T9 |
1365 |
1270 |
0 |
0 |
T10 |
1395 |
1308 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
418625245 |
418536176 |
0 |
0 |
T1 |
110089 |
110023 |
0 |
0 |
T2 |
520424 |
520370 |
0 |
0 |
T3 |
21237 |
21161 |
0 |
0 |
T4 |
46555 |
46497 |
0 |
0 |
T5 |
49342 |
49282 |
0 |
0 |
T6 |
114254 |
113946 |
0 |
0 |
T7 |
1275 |
1176 |
0 |
0 |
T8 |
189392 |
189366 |
0 |
0 |
T9 |
1365 |
1270 |
0 |
0 |
T10 |
1395 |
1308 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
418625245 |
3089739 |
0 |
0 |
T1 |
110089 |
839 |
0 |
0 |
T2 |
520424 |
0 |
0 |
0 |
T3 |
21237 |
3712 |
0 |
0 |
T4 |
46555 |
2602 |
0 |
0 |
T5 |
49342 |
2520 |
0 |
0 |
T6 |
114254 |
0 |
0 |
0 |
T7 |
1275 |
0 |
0 |
0 |
T8 |
189392 |
18304 |
0 |
0 |
T9 |
1365 |
0 |
0 |
0 |
T10 |
1395 |
0 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
6818 |
0 |
0 |
T14 |
0 |
23399 |
0 |
0 |
T15 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
418625245 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
418625245 |
418536176 |
0 |
0 |
T1 |
110089 |
110023 |
0 |
0 |
T2 |
520424 |
520370 |
0 |
0 |
T3 |
21237 |
21161 |
0 |
0 |
T4 |
46555 |
46497 |
0 |
0 |
T5 |
49342 |
49282 |
0 |
0 |
T6 |
114254 |
113946 |
0 |
0 |
T7 |
1275 |
1176 |
0 |
0 |
T8 |
189392 |
189366 |
0 |
0 |
T9 |
1365 |
1270 |
0 |
0 |
T10 |
1395 |
1308 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
418625245 |
418536176 |
0 |
0 |
T1 |
110089 |
110023 |
0 |
0 |
T2 |
520424 |
520370 |
0 |
0 |
T3 |
21237 |
21161 |
0 |
0 |
T4 |
46555 |
46497 |
0 |
0 |
T5 |
49342 |
49282 |
0 |
0 |
T6 |
114254 |
113946 |
0 |
0 |
T7 |
1275 |
1176 |
0 |
0 |
T8 |
189392 |
189366 |
0 |
0 |
T9 |
1365 |
1270 |
0 |
0 |
T10 |
1395 |
1308 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
418625245 |
418536176 |
0 |
0 |
T1 |
110089 |
110023 |
0 |
0 |
T2 |
520424 |
520370 |
0 |
0 |
T3 |
21237 |
21161 |
0 |
0 |
T4 |
46555 |
46497 |
0 |
0 |
T5 |
49342 |
49282 |
0 |
0 |
T6 |
114254 |
113946 |
0 |
0 |
T7 |
1275 |
1176 |
0 |
0 |
T8 |
189392 |
189366 |
0 |
0 |
T9 |
1365 |
1270 |
0 |
0 |
T10 |
1395 |
1308 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
418625245 |
0 |
0 |
0 |