Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T4,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T5,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T5,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T5,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T7 |
1 | 0 | Covered | T4,T5,T7 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T4,T5 |
0 |
0 |
Covered |
T2,T4,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T7 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147567081 |
21381395 |
0 |
0 |
T4 |
90199 |
2635 |
0 |
0 |
T5 |
127866 |
201749 |
0 |
0 |
T6 |
3728 |
0 |
0 |
0 |
T7 |
37664 |
576 |
0 |
0 |
T8 |
15069 |
13980 |
0 |
0 |
T11 |
51760 |
0 |
0 |
0 |
T12 |
72 |
0 |
0 |
0 |
T13 |
12352 |
0 |
0 |
0 |
T15 |
322373 |
13154 |
0 |
0 |
T16 |
76200 |
51032 |
0 |
0 |
T17 |
0 |
49077 |
0 |
0 |
T30 |
0 |
24756 |
0 |
0 |
T48 |
0 |
29003 |
0 |
0 |
T52 |
0 |
1418 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147567081 |
116936420 |
0 |
0 |
T2 |
21580 |
21580 |
0 |
0 |
T3 |
3432 |
0 |
0 |
0 |
T4 |
90199 |
89738 |
0 |
0 |
T5 |
127866 |
992589 |
0 |
0 |
T6 |
3728 |
0 |
0 |
0 |
T7 |
37664 |
37664 |
0 |
0 |
T8 |
15069 |
15069 |
0 |
0 |
T11 |
51760 |
51760 |
0 |
0 |
T12 |
72 |
0 |
0 |
0 |
T13 |
12352 |
12352 |
0 |
0 |
T15 |
0 |
100357 |
0 |
0 |
T16 |
0 |
76200 |
0 |
0 |
T17 |
0 |
399505 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147567081 |
116936420 |
0 |
0 |
T2 |
21580 |
21580 |
0 |
0 |
T3 |
3432 |
0 |
0 |
0 |
T4 |
90199 |
89738 |
0 |
0 |
T5 |
127866 |
992589 |
0 |
0 |
T6 |
3728 |
0 |
0 |
0 |
T7 |
37664 |
37664 |
0 |
0 |
T8 |
15069 |
15069 |
0 |
0 |
T11 |
51760 |
51760 |
0 |
0 |
T12 |
72 |
0 |
0 |
0 |
T13 |
12352 |
12352 |
0 |
0 |
T15 |
0 |
100357 |
0 |
0 |
T16 |
0 |
76200 |
0 |
0 |
T17 |
0 |
399505 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147567081 |
116936420 |
0 |
0 |
T2 |
21580 |
21580 |
0 |
0 |
T3 |
3432 |
0 |
0 |
0 |
T4 |
90199 |
89738 |
0 |
0 |
T5 |
127866 |
992589 |
0 |
0 |
T6 |
3728 |
0 |
0 |
0 |
T7 |
37664 |
37664 |
0 |
0 |
T8 |
15069 |
15069 |
0 |
0 |
T11 |
51760 |
51760 |
0 |
0 |
T12 |
72 |
0 |
0 |
0 |
T13 |
12352 |
12352 |
0 |
0 |
T15 |
0 |
100357 |
0 |
0 |
T16 |
0 |
76200 |
0 |
0 |
T17 |
0 |
399505 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147567081 |
21381395 |
0 |
0 |
T4 |
90199 |
2635 |
0 |
0 |
T5 |
127866 |
201749 |
0 |
0 |
T6 |
3728 |
0 |
0 |
0 |
T7 |
37664 |
576 |
0 |
0 |
T8 |
15069 |
13980 |
0 |
0 |
T11 |
51760 |
0 |
0 |
0 |
T12 |
72 |
0 |
0 |
0 |
T13 |
12352 |
0 |
0 |
0 |
T15 |
322373 |
13154 |
0 |
0 |
T16 |
76200 |
51032 |
0 |
0 |
T17 |
0 |
49077 |
0 |
0 |
T30 |
0 |
24756 |
0 |
0 |
T48 |
0 |
29003 |
0 |
0 |
T52 |
0 |
1418 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T4,T5 |
1 | 0 | 1 | Covered | T4,T5,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T5,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T5,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T5,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T7 |
1 | 0 | Covered | T4,T5,T7 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T4,T5 |
0 |
0 |
Covered |
T2,T4,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T7 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147567081 |
22471956 |
0 |
0 |
T4 |
90199 |
2712 |
0 |
0 |
T5 |
127866 |
212601 |
0 |
0 |
T6 |
3728 |
0 |
0 |
0 |
T7 |
37664 |
640 |
0 |
0 |
T8 |
15069 |
14781 |
0 |
0 |
T11 |
51760 |
0 |
0 |
0 |
T12 |
72 |
0 |
0 |
0 |
T13 |
12352 |
0 |
0 |
0 |
T15 |
322373 |
13618 |
0 |
0 |
T16 |
76200 |
52672 |
0 |
0 |
T17 |
0 |
50907 |
0 |
0 |
T30 |
0 |
25837 |
0 |
0 |
T48 |
0 |
29971 |
0 |
0 |
T52 |
0 |
1538 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147567081 |
116936420 |
0 |
0 |
T2 |
21580 |
21580 |
0 |
0 |
T3 |
3432 |
0 |
0 |
0 |
T4 |
90199 |
89738 |
0 |
0 |
T5 |
127866 |
992589 |
0 |
0 |
T6 |
3728 |
0 |
0 |
0 |
T7 |
37664 |
37664 |
0 |
0 |
T8 |
15069 |
15069 |
0 |
0 |
T11 |
51760 |
51760 |
0 |
0 |
T12 |
72 |
0 |
0 |
0 |
T13 |
12352 |
12352 |
0 |
0 |
T15 |
0 |
100357 |
0 |
0 |
T16 |
0 |
76200 |
0 |
0 |
T17 |
0 |
399505 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147567081 |
116936420 |
0 |
0 |
T2 |
21580 |
21580 |
0 |
0 |
T3 |
3432 |
0 |
0 |
0 |
T4 |
90199 |
89738 |
0 |
0 |
T5 |
127866 |
992589 |
0 |
0 |
T6 |
3728 |
0 |
0 |
0 |
T7 |
37664 |
37664 |
0 |
0 |
T8 |
15069 |
15069 |
0 |
0 |
T11 |
51760 |
51760 |
0 |
0 |
T12 |
72 |
0 |
0 |
0 |
T13 |
12352 |
12352 |
0 |
0 |
T15 |
0 |
100357 |
0 |
0 |
T16 |
0 |
76200 |
0 |
0 |
T17 |
0 |
399505 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147567081 |
116936420 |
0 |
0 |
T2 |
21580 |
21580 |
0 |
0 |
T3 |
3432 |
0 |
0 |
0 |
T4 |
90199 |
89738 |
0 |
0 |
T5 |
127866 |
992589 |
0 |
0 |
T6 |
3728 |
0 |
0 |
0 |
T7 |
37664 |
37664 |
0 |
0 |
T8 |
15069 |
15069 |
0 |
0 |
T11 |
51760 |
51760 |
0 |
0 |
T12 |
72 |
0 |
0 |
0 |
T13 |
12352 |
12352 |
0 |
0 |
T15 |
0 |
100357 |
0 |
0 |
T16 |
0 |
76200 |
0 |
0 |
T17 |
0 |
399505 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147567081 |
22471956 |
0 |
0 |
T4 |
90199 |
2712 |
0 |
0 |
T5 |
127866 |
212601 |
0 |
0 |
T6 |
3728 |
0 |
0 |
0 |
T7 |
37664 |
640 |
0 |
0 |
T8 |
15069 |
14781 |
0 |
0 |
T11 |
51760 |
0 |
0 |
0 |
T12 |
72 |
0 |
0 |
0 |
T13 |
12352 |
0 |
0 |
0 |
T15 |
322373 |
13618 |
0 |
0 |
T16 |
76200 |
52672 |
0 |
0 |
T17 |
0 |
50907 |
0 |
0 |
T30 |
0 |
25837 |
0 |
0 |
T48 |
0 |
29971 |
0 |
0 |
T52 |
0 |
1538 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T4,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T4,T5 |
0 |
0 |
Covered |
T2,T4,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147567081 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147567081 |
116936420 |
0 |
0 |
T2 |
21580 |
21580 |
0 |
0 |
T3 |
3432 |
0 |
0 |
0 |
T4 |
90199 |
89738 |
0 |
0 |
T5 |
127866 |
992589 |
0 |
0 |
T6 |
3728 |
0 |
0 |
0 |
T7 |
37664 |
37664 |
0 |
0 |
T8 |
15069 |
15069 |
0 |
0 |
T11 |
51760 |
51760 |
0 |
0 |
T12 |
72 |
0 |
0 |
0 |
T13 |
12352 |
12352 |
0 |
0 |
T15 |
0 |
100357 |
0 |
0 |
T16 |
0 |
76200 |
0 |
0 |
T17 |
0 |
399505 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147567081 |
116936420 |
0 |
0 |
T2 |
21580 |
21580 |
0 |
0 |
T3 |
3432 |
0 |
0 |
0 |
T4 |
90199 |
89738 |
0 |
0 |
T5 |
127866 |
992589 |
0 |
0 |
T6 |
3728 |
0 |
0 |
0 |
T7 |
37664 |
37664 |
0 |
0 |
T8 |
15069 |
15069 |
0 |
0 |
T11 |
51760 |
51760 |
0 |
0 |
T12 |
72 |
0 |
0 |
0 |
T13 |
12352 |
12352 |
0 |
0 |
T15 |
0 |
100357 |
0 |
0 |
T16 |
0 |
76200 |
0 |
0 |
T17 |
0 |
399505 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147567081 |
116936420 |
0 |
0 |
T2 |
21580 |
21580 |
0 |
0 |
T3 |
3432 |
0 |
0 |
0 |
T4 |
90199 |
89738 |
0 |
0 |
T5 |
127866 |
992589 |
0 |
0 |
T6 |
3728 |
0 |
0 |
0 |
T7 |
37664 |
37664 |
0 |
0 |
T8 |
15069 |
15069 |
0 |
0 |
T11 |
51760 |
51760 |
0 |
0 |
T12 |
72 |
0 |
0 |
0 |
T13 |
12352 |
12352 |
0 |
0 |
T15 |
0 |
100357 |
0 |
0 |
T16 |
0 |
76200 |
0 |
0 |
T17 |
0 |
399505 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147567081 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T5,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T5,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T5,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T5,T6 |
1 | 0 | 1 | Covered | T3,T5,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T5,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T5,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T6 |
1 | 0 | Covered | T3,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T5,T6 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T5,T6 |
0 |
0 |
Covered |
T3,T5,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T5,T6 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147567081 |
6172305 |
0 |
0 |
T3 |
3432 |
695 |
0 |
0 |
T4 |
90199 |
0 |
0 |
0 |
T5 |
127866 |
39548 |
0 |
0 |
T6 |
3728 |
1585 |
0 |
0 |
T7 |
37664 |
0 |
0 |
0 |
T8 |
15069 |
0 |
0 |
0 |
T11 |
51760 |
0 |
0 |
0 |
T12 |
72 |
0 |
0 |
0 |
T13 |
12352 |
0 |
0 |
0 |
T15 |
322373 |
25761 |
0 |
0 |
T17 |
0 |
23197 |
0 |
0 |
T29 |
0 |
63139 |
0 |
0 |
T30 |
0 |
32297 |
0 |
0 |
T33 |
0 |
20404 |
0 |
0 |
T65 |
0 |
29957 |
0 |
0 |
T66 |
0 |
9045 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147567081 |
29247355 |
0 |
0 |
T3 |
3432 |
3432 |
0 |
0 |
T4 |
90199 |
0 |
0 |
0 |
T5 |
127866 |
277464 |
0 |
0 |
T6 |
3728 |
3728 |
0 |
0 |
T7 |
37664 |
0 |
0 |
0 |
T8 |
15069 |
0 |
0 |
0 |
T11 |
51760 |
0 |
0 |
0 |
T12 |
72 |
72 |
0 |
0 |
T13 |
12352 |
0 |
0 |
0 |
T15 |
322373 |
218720 |
0 |
0 |
T17 |
0 |
95264 |
0 |
0 |
T29 |
0 |
200768 |
0 |
0 |
T30 |
0 |
128732 |
0 |
0 |
T31 |
0 |
22136 |
0 |
0 |
T32 |
0 |
28112 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147567081 |
29247355 |
0 |
0 |
T3 |
3432 |
3432 |
0 |
0 |
T4 |
90199 |
0 |
0 |
0 |
T5 |
127866 |
277464 |
0 |
0 |
T6 |
3728 |
3728 |
0 |
0 |
T7 |
37664 |
0 |
0 |
0 |
T8 |
15069 |
0 |
0 |
0 |
T11 |
51760 |
0 |
0 |
0 |
T12 |
72 |
72 |
0 |
0 |
T13 |
12352 |
0 |
0 |
0 |
T15 |
322373 |
218720 |
0 |
0 |
T17 |
0 |
95264 |
0 |
0 |
T29 |
0 |
200768 |
0 |
0 |
T30 |
0 |
128732 |
0 |
0 |
T31 |
0 |
22136 |
0 |
0 |
T32 |
0 |
28112 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147567081 |
29247355 |
0 |
0 |
T3 |
3432 |
3432 |
0 |
0 |
T4 |
90199 |
0 |
0 |
0 |
T5 |
127866 |
277464 |
0 |
0 |
T6 |
3728 |
3728 |
0 |
0 |
T7 |
37664 |
0 |
0 |
0 |
T8 |
15069 |
0 |
0 |
0 |
T11 |
51760 |
0 |
0 |
0 |
T12 |
72 |
72 |
0 |
0 |
T13 |
12352 |
0 |
0 |
0 |
T15 |
322373 |
218720 |
0 |
0 |
T17 |
0 |
95264 |
0 |
0 |
T29 |
0 |
200768 |
0 |
0 |
T30 |
0 |
128732 |
0 |
0 |
T31 |
0 |
22136 |
0 |
0 |
T32 |
0 |
28112 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147567081 |
6172305 |
0 |
0 |
T3 |
3432 |
695 |
0 |
0 |
T4 |
90199 |
0 |
0 |
0 |
T5 |
127866 |
39548 |
0 |
0 |
T6 |
3728 |
1585 |
0 |
0 |
T7 |
37664 |
0 |
0 |
0 |
T8 |
15069 |
0 |
0 |
0 |
T11 |
51760 |
0 |
0 |
0 |
T12 |
72 |
0 |
0 |
0 |
T13 |
12352 |
0 |
0 |
0 |
T15 |
322373 |
25761 |
0 |
0 |
T17 |
0 |
23197 |
0 |
0 |
T29 |
0 |
63139 |
0 |
0 |
T30 |
0 |
32297 |
0 |
0 |
T33 |
0 |
20404 |
0 |
0 |
T65 |
0 |
29957 |
0 |
0 |
T66 |
0 |
9045 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T5,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T5,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T5,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T6 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T5,T6 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T5,T6 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T5,T6 |
0 |
0 |
Covered |
T3,T5,T6 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T5,T6 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147567081 |
198310 |
0 |
0 |
T3 |
3432 |
22 |
0 |
0 |
T4 |
90199 |
0 |
0 |
0 |
T5 |
127866 |
1267 |
0 |
0 |
T6 |
3728 |
50 |
0 |
0 |
T7 |
37664 |
0 |
0 |
0 |
T8 |
15069 |
0 |
0 |
0 |
T11 |
51760 |
0 |
0 |
0 |
T12 |
72 |
0 |
0 |
0 |
T13 |
12352 |
0 |
0 |
0 |
T15 |
322373 |
827 |
0 |
0 |
T17 |
0 |
744 |
0 |
0 |
T29 |
0 |
2032 |
0 |
0 |
T30 |
0 |
1038 |
0 |
0 |
T33 |
0 |
656 |
0 |
0 |
T65 |
0 |
959 |
0 |
0 |
T66 |
0 |
294 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147567081 |
29247355 |
0 |
0 |
T3 |
3432 |
3432 |
0 |
0 |
T4 |
90199 |
0 |
0 |
0 |
T5 |
127866 |
277464 |
0 |
0 |
T6 |
3728 |
3728 |
0 |
0 |
T7 |
37664 |
0 |
0 |
0 |
T8 |
15069 |
0 |
0 |
0 |
T11 |
51760 |
0 |
0 |
0 |
T12 |
72 |
72 |
0 |
0 |
T13 |
12352 |
0 |
0 |
0 |
T15 |
322373 |
218720 |
0 |
0 |
T17 |
0 |
95264 |
0 |
0 |
T29 |
0 |
200768 |
0 |
0 |
T30 |
0 |
128732 |
0 |
0 |
T31 |
0 |
22136 |
0 |
0 |
T32 |
0 |
28112 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147567081 |
29247355 |
0 |
0 |
T3 |
3432 |
3432 |
0 |
0 |
T4 |
90199 |
0 |
0 |
0 |
T5 |
127866 |
277464 |
0 |
0 |
T6 |
3728 |
3728 |
0 |
0 |
T7 |
37664 |
0 |
0 |
0 |
T8 |
15069 |
0 |
0 |
0 |
T11 |
51760 |
0 |
0 |
0 |
T12 |
72 |
72 |
0 |
0 |
T13 |
12352 |
0 |
0 |
0 |
T15 |
322373 |
218720 |
0 |
0 |
T17 |
0 |
95264 |
0 |
0 |
T29 |
0 |
200768 |
0 |
0 |
T30 |
0 |
128732 |
0 |
0 |
T31 |
0 |
22136 |
0 |
0 |
T32 |
0 |
28112 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147567081 |
29247355 |
0 |
0 |
T3 |
3432 |
3432 |
0 |
0 |
T4 |
90199 |
0 |
0 |
0 |
T5 |
127866 |
277464 |
0 |
0 |
T6 |
3728 |
3728 |
0 |
0 |
T7 |
37664 |
0 |
0 |
0 |
T8 |
15069 |
0 |
0 |
0 |
T11 |
51760 |
0 |
0 |
0 |
T12 |
72 |
72 |
0 |
0 |
T13 |
12352 |
0 |
0 |
0 |
T15 |
322373 |
218720 |
0 |
0 |
T17 |
0 |
95264 |
0 |
0 |
T29 |
0 |
200768 |
0 |
0 |
T30 |
0 |
128732 |
0 |
0 |
T31 |
0 |
22136 |
0 |
0 |
T32 |
0 |
28112 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147567081 |
198310 |
0 |
0 |
T3 |
3432 |
22 |
0 |
0 |
T4 |
90199 |
0 |
0 |
0 |
T5 |
127866 |
1267 |
0 |
0 |
T6 |
3728 |
50 |
0 |
0 |
T7 |
37664 |
0 |
0 |
0 |
T8 |
15069 |
0 |
0 |
0 |
T11 |
51760 |
0 |
0 |
0 |
T12 |
72 |
0 |
0 |
0 |
T13 |
12352 |
0 |
0 |
0 |
T15 |
322373 |
827 |
0 |
0 |
T17 |
0 |
744 |
0 |
0 |
T29 |
0 |
2032 |
0 |
0 |
T30 |
0 |
1038 |
0 |
0 |
T33 |
0 |
656 |
0 |
0 |
T65 |
0 |
959 |
0 |
0 |
T66 |
0 |
294 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
378193487 |
3128921 |
0 |
0 |
T1 |
3210 |
832 |
0 |
0 |
T2 |
153831 |
832 |
0 |
0 |
T3 |
2812 |
0 |
0 |
0 |
T4 |
380610 |
5637 |
0 |
0 |
T5 |
693575 |
35255 |
0 |
0 |
T6 |
23445 |
0 |
0 |
0 |
T7 |
83175 |
832 |
0 |
0 |
T8 |
68224 |
832 |
0 |
0 |
T9 |
1106 |
0 |
0 |
0 |
T10 |
1062 |
0 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T13 |
0 |
2580 |
0 |
0 |
T15 |
0 |
2496 |
0 |
0 |
T16 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
378193487 |
378103818 |
0 |
0 |
T1 |
3210 |
3137 |
0 |
0 |
T2 |
153831 |
153737 |
0 |
0 |
T3 |
2812 |
2729 |
0 |
0 |
T4 |
380610 |
380560 |
0 |
0 |
T5 |
693575 |
693479 |
0 |
0 |
T6 |
23445 |
23382 |
0 |
0 |
T7 |
83175 |
83104 |
0 |
0 |
T8 |
68224 |
68161 |
0 |
0 |
T9 |
1106 |
1020 |
0 |
0 |
T10 |
1062 |
1002 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
378193487 |
378103818 |
0 |
0 |
T1 |
3210 |
3137 |
0 |
0 |
T2 |
153831 |
153737 |
0 |
0 |
T3 |
2812 |
2729 |
0 |
0 |
T4 |
380610 |
380560 |
0 |
0 |
T5 |
693575 |
693479 |
0 |
0 |
T6 |
23445 |
23382 |
0 |
0 |
T7 |
83175 |
83104 |
0 |
0 |
T8 |
68224 |
68161 |
0 |
0 |
T9 |
1106 |
1020 |
0 |
0 |
T10 |
1062 |
1002 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
378193487 |
378103818 |
0 |
0 |
T1 |
3210 |
3137 |
0 |
0 |
T2 |
153831 |
153737 |
0 |
0 |
T3 |
2812 |
2729 |
0 |
0 |
T4 |
380610 |
380560 |
0 |
0 |
T5 |
693575 |
693479 |
0 |
0 |
T6 |
23445 |
23382 |
0 |
0 |
T7 |
83175 |
83104 |
0 |
0 |
T8 |
68224 |
68161 |
0 |
0 |
T9 |
1106 |
1020 |
0 |
0 |
T10 |
1062 |
1002 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
378193487 |
3128921 |
0 |
0 |
T1 |
3210 |
832 |
0 |
0 |
T2 |
153831 |
832 |
0 |
0 |
T3 |
2812 |
0 |
0 |
0 |
T4 |
380610 |
5637 |
0 |
0 |
T5 |
693575 |
35255 |
0 |
0 |
T6 |
23445 |
0 |
0 |
0 |
T7 |
83175 |
832 |
0 |
0 |
T8 |
68224 |
832 |
0 |
0 |
T9 |
1106 |
0 |
0 |
0 |
T10 |
1062 |
0 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T13 |
0 |
2580 |
0 |
0 |
T15 |
0 |
2496 |
0 |
0 |
T16 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
378193487 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
378193487 |
378103818 |
0 |
0 |
T1 |
3210 |
3137 |
0 |
0 |
T2 |
153831 |
153737 |
0 |
0 |
T3 |
2812 |
2729 |
0 |
0 |
T4 |
380610 |
380560 |
0 |
0 |
T5 |
693575 |
693479 |
0 |
0 |
T6 |
23445 |
23382 |
0 |
0 |
T7 |
83175 |
83104 |
0 |
0 |
T8 |
68224 |
68161 |
0 |
0 |
T9 |
1106 |
1020 |
0 |
0 |
T10 |
1062 |
1002 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
378193487 |
378103818 |
0 |
0 |
T1 |
3210 |
3137 |
0 |
0 |
T2 |
153831 |
153737 |
0 |
0 |
T3 |
2812 |
2729 |
0 |
0 |
T4 |
380610 |
380560 |
0 |
0 |
T5 |
693575 |
693479 |
0 |
0 |
T6 |
23445 |
23382 |
0 |
0 |
T7 |
83175 |
83104 |
0 |
0 |
T8 |
68224 |
68161 |
0 |
0 |
T9 |
1106 |
1020 |
0 |
0 |
T10 |
1062 |
1002 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
378193487 |
378103818 |
0 |
0 |
T1 |
3210 |
3137 |
0 |
0 |
T2 |
153831 |
153737 |
0 |
0 |
T3 |
2812 |
2729 |
0 |
0 |
T4 |
380610 |
380560 |
0 |
0 |
T5 |
693575 |
693479 |
0 |
0 |
T6 |
23445 |
23382 |
0 |
0 |
T7 |
83175 |
83104 |
0 |
0 |
T8 |
68224 |
68161 |
0 |
0 |
T9 |
1106 |
1020 |
0 |
0 |
T10 |
1062 |
1002 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
378193487 |
0 |
0 |
0 |