Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T7,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T7,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T7,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T7,T9 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T7,T9 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T7,T9 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T7,T9 |
1 | 0 | Covered | T2,T7,T9 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T7,T9 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T7,T9 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138605351 |
20519081 |
0 |
0 |
T2 |
152200 |
50830 |
0 |
0 |
T3 |
8208 |
0 |
0 |
0 |
T5 |
576 |
0 |
0 |
0 |
T6 |
2144 |
0 |
0 |
0 |
T7 |
89577 |
916 |
0 |
0 |
T8 |
57576 |
0 |
0 |
0 |
T9 |
622908 |
40283 |
0 |
0 |
T10 |
18816 |
0 |
0 |
0 |
T11 |
78827 |
18518 |
0 |
0 |
T12 |
156604 |
3504 |
0 |
0 |
T13 |
0 |
12816 |
0 |
0 |
T29 |
0 |
18540 |
0 |
0 |
T31 |
0 |
30428 |
0 |
0 |
T40 |
0 |
26968 |
0 |
0 |
T41 |
0 |
9788 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138605351 |
108137357 |
0 |
0 |
T1 |
23920 |
23920 |
0 |
0 |
T2 |
152200 |
151862 |
0 |
0 |
T3 |
8208 |
8208 |
0 |
0 |
T5 |
576 |
0 |
0 |
0 |
T6 |
2144 |
2144 |
0 |
0 |
T7 |
89577 |
89424 |
0 |
0 |
T8 |
57576 |
0 |
0 |
0 |
T9 |
622908 |
469781 |
0 |
0 |
T10 |
18816 |
18816 |
0 |
0 |
T11 |
78827 |
77587 |
0 |
0 |
T12 |
0 |
156136 |
0 |
0 |
T13 |
0 |
21688 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138605351 |
108137357 |
0 |
0 |
T1 |
23920 |
23920 |
0 |
0 |
T2 |
152200 |
151862 |
0 |
0 |
T3 |
8208 |
8208 |
0 |
0 |
T5 |
576 |
0 |
0 |
0 |
T6 |
2144 |
2144 |
0 |
0 |
T7 |
89577 |
89424 |
0 |
0 |
T8 |
57576 |
0 |
0 |
0 |
T9 |
622908 |
469781 |
0 |
0 |
T10 |
18816 |
18816 |
0 |
0 |
T11 |
78827 |
77587 |
0 |
0 |
T12 |
0 |
156136 |
0 |
0 |
T13 |
0 |
21688 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138605351 |
108137357 |
0 |
0 |
T1 |
23920 |
23920 |
0 |
0 |
T2 |
152200 |
151862 |
0 |
0 |
T3 |
8208 |
8208 |
0 |
0 |
T5 |
576 |
0 |
0 |
0 |
T6 |
2144 |
2144 |
0 |
0 |
T7 |
89577 |
89424 |
0 |
0 |
T8 |
57576 |
0 |
0 |
0 |
T9 |
622908 |
469781 |
0 |
0 |
T10 |
18816 |
18816 |
0 |
0 |
T11 |
78827 |
77587 |
0 |
0 |
T12 |
0 |
156136 |
0 |
0 |
T13 |
0 |
21688 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138605351 |
20519081 |
0 |
0 |
T2 |
152200 |
50830 |
0 |
0 |
T3 |
8208 |
0 |
0 |
0 |
T5 |
576 |
0 |
0 |
0 |
T6 |
2144 |
0 |
0 |
0 |
T7 |
89577 |
916 |
0 |
0 |
T8 |
57576 |
0 |
0 |
0 |
T9 |
622908 |
40283 |
0 |
0 |
T10 |
18816 |
0 |
0 |
0 |
T11 |
78827 |
18518 |
0 |
0 |
T12 |
156604 |
3504 |
0 |
0 |
T13 |
0 |
12816 |
0 |
0 |
T29 |
0 |
18540 |
0 |
0 |
T31 |
0 |
30428 |
0 |
0 |
T40 |
0 |
26968 |
0 |
0 |
T41 |
0 |
9788 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T7,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T7,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T7,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T7,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T7,T9 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T7,T9 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T7,T9 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T7,T9 |
1 | 0 | Covered | T2,T7,T9 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T7,T9 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T7,T9 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138605351 |
21555274 |
0 |
0 |
T2 |
152200 |
53326 |
0 |
0 |
T3 |
8208 |
0 |
0 |
0 |
T5 |
576 |
0 |
0 |
0 |
T6 |
2144 |
0 |
0 |
0 |
T7 |
89577 |
1040 |
0 |
0 |
T8 |
57576 |
0 |
0 |
0 |
T9 |
622908 |
41920 |
0 |
0 |
T10 |
18816 |
0 |
0 |
0 |
T11 |
78827 |
19168 |
0 |
0 |
T12 |
156604 |
3616 |
0 |
0 |
T13 |
0 |
13288 |
0 |
0 |
T29 |
0 |
19375 |
0 |
0 |
T31 |
0 |
31515 |
0 |
0 |
T40 |
0 |
28296 |
0 |
0 |
T41 |
0 |
11176 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138605351 |
108137357 |
0 |
0 |
T1 |
23920 |
23920 |
0 |
0 |
T2 |
152200 |
151862 |
0 |
0 |
T3 |
8208 |
8208 |
0 |
0 |
T5 |
576 |
0 |
0 |
0 |
T6 |
2144 |
2144 |
0 |
0 |
T7 |
89577 |
89424 |
0 |
0 |
T8 |
57576 |
0 |
0 |
0 |
T9 |
622908 |
469781 |
0 |
0 |
T10 |
18816 |
18816 |
0 |
0 |
T11 |
78827 |
77587 |
0 |
0 |
T12 |
0 |
156136 |
0 |
0 |
T13 |
0 |
21688 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138605351 |
108137357 |
0 |
0 |
T1 |
23920 |
23920 |
0 |
0 |
T2 |
152200 |
151862 |
0 |
0 |
T3 |
8208 |
8208 |
0 |
0 |
T5 |
576 |
0 |
0 |
0 |
T6 |
2144 |
2144 |
0 |
0 |
T7 |
89577 |
89424 |
0 |
0 |
T8 |
57576 |
0 |
0 |
0 |
T9 |
622908 |
469781 |
0 |
0 |
T10 |
18816 |
18816 |
0 |
0 |
T11 |
78827 |
77587 |
0 |
0 |
T12 |
0 |
156136 |
0 |
0 |
T13 |
0 |
21688 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138605351 |
108137357 |
0 |
0 |
T1 |
23920 |
23920 |
0 |
0 |
T2 |
152200 |
151862 |
0 |
0 |
T3 |
8208 |
8208 |
0 |
0 |
T5 |
576 |
0 |
0 |
0 |
T6 |
2144 |
2144 |
0 |
0 |
T7 |
89577 |
89424 |
0 |
0 |
T8 |
57576 |
0 |
0 |
0 |
T9 |
622908 |
469781 |
0 |
0 |
T10 |
18816 |
18816 |
0 |
0 |
T11 |
78827 |
77587 |
0 |
0 |
T12 |
0 |
156136 |
0 |
0 |
T13 |
0 |
21688 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138605351 |
21555274 |
0 |
0 |
T2 |
152200 |
53326 |
0 |
0 |
T3 |
8208 |
0 |
0 |
0 |
T5 |
576 |
0 |
0 |
0 |
T6 |
2144 |
0 |
0 |
0 |
T7 |
89577 |
1040 |
0 |
0 |
T8 |
57576 |
0 |
0 |
0 |
T9 |
622908 |
41920 |
0 |
0 |
T10 |
18816 |
0 |
0 |
0 |
T11 |
78827 |
19168 |
0 |
0 |
T12 |
156604 |
3616 |
0 |
0 |
T13 |
0 |
13288 |
0 |
0 |
T29 |
0 |
19375 |
0 |
0 |
T31 |
0 |
31515 |
0 |
0 |
T40 |
0 |
28296 |
0 |
0 |
T41 |
0 |
11176 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138605351 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138605351 |
108137357 |
0 |
0 |
T1 |
23920 |
23920 |
0 |
0 |
T2 |
152200 |
151862 |
0 |
0 |
T3 |
8208 |
8208 |
0 |
0 |
T5 |
576 |
0 |
0 |
0 |
T6 |
2144 |
2144 |
0 |
0 |
T7 |
89577 |
89424 |
0 |
0 |
T8 |
57576 |
0 |
0 |
0 |
T9 |
622908 |
469781 |
0 |
0 |
T10 |
18816 |
18816 |
0 |
0 |
T11 |
78827 |
77587 |
0 |
0 |
T12 |
0 |
156136 |
0 |
0 |
T13 |
0 |
21688 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138605351 |
108137357 |
0 |
0 |
T1 |
23920 |
23920 |
0 |
0 |
T2 |
152200 |
151862 |
0 |
0 |
T3 |
8208 |
8208 |
0 |
0 |
T5 |
576 |
0 |
0 |
0 |
T6 |
2144 |
2144 |
0 |
0 |
T7 |
89577 |
89424 |
0 |
0 |
T8 |
57576 |
0 |
0 |
0 |
T9 |
622908 |
469781 |
0 |
0 |
T10 |
18816 |
18816 |
0 |
0 |
T11 |
78827 |
77587 |
0 |
0 |
T12 |
0 |
156136 |
0 |
0 |
T13 |
0 |
21688 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138605351 |
108137357 |
0 |
0 |
T1 |
23920 |
23920 |
0 |
0 |
T2 |
152200 |
151862 |
0 |
0 |
T3 |
8208 |
8208 |
0 |
0 |
T5 |
576 |
0 |
0 |
0 |
T6 |
2144 |
2144 |
0 |
0 |
T7 |
89577 |
89424 |
0 |
0 |
T8 |
57576 |
0 |
0 |
0 |
T9 |
622908 |
469781 |
0 |
0 |
T10 |
18816 |
18816 |
0 |
0 |
T11 |
78827 |
77587 |
0 |
0 |
T12 |
0 |
156136 |
0 |
0 |
T13 |
0 |
21688 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138605351 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T9,T29,T31 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T8,T9 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T8,T9 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T9,T29,T31 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T5,T8,T9 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T9,T29,T31 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T9,T29,T31 |
1 | 0 | 1 | Covered | T9,T29,T31 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T9,T29,T31 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T9,T29,T31 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T9,T29,T31 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T9,T29,T31 |
1 | 0 | Covered | T9,T29,T31 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T9,T29,T31 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T5,T8,T9 |
0 |
0 |
Covered |
T5,T8,T9 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T9,T29,T31 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138605351 |
5872783 |
0 |
0 |
T9 |
622908 |
32127 |
0 |
0 |
T10 |
18816 |
0 |
0 |
0 |
T11 |
78827 |
0 |
0 |
0 |
T12 |
156604 |
0 |
0 |
0 |
T13 |
21688 |
0 |
0 |
0 |
T14 |
0 |
66508 |
0 |
0 |
T15 |
0 |
14242 |
0 |
0 |
T24 |
0 |
457 |
0 |
0 |
T27 |
0 |
15006 |
0 |
0 |
T29 |
296544 |
21907 |
0 |
0 |
T31 |
539191 |
23050 |
0 |
0 |
T32 |
536 |
0 |
0 |
0 |
T35 |
0 |
35105 |
0 |
0 |
T40 |
447778 |
0 |
0 |
0 |
T41 |
35284 |
0 |
0 |
0 |
T56 |
0 |
16267 |
0 |
0 |
T59 |
0 |
1423 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138605351 |
29105807 |
0 |
0 |
T5 |
576 |
576 |
0 |
0 |
T6 |
2144 |
0 |
0 |
0 |
T7 |
89577 |
0 |
0 |
0 |
T8 |
57576 |
53672 |
0 |
0 |
T9 |
622908 |
145056 |
0 |
0 |
T10 |
18816 |
0 |
0 |
0 |
T11 |
78827 |
0 |
0 |
0 |
T12 |
156604 |
0 |
0 |
0 |
T13 |
21688 |
0 |
0 |
0 |
T14 |
0 |
184744 |
0 |
0 |
T15 |
0 |
148936 |
0 |
0 |
T24 |
0 |
768 |
0 |
0 |
T25 |
0 |
792 |
0 |
0 |
T29 |
296544 |
64040 |
0 |
0 |
T31 |
0 |
288888 |
0 |
0 |
T32 |
0 |
536 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138605351 |
29105807 |
0 |
0 |
T5 |
576 |
576 |
0 |
0 |
T6 |
2144 |
0 |
0 |
0 |
T7 |
89577 |
0 |
0 |
0 |
T8 |
57576 |
53672 |
0 |
0 |
T9 |
622908 |
145056 |
0 |
0 |
T10 |
18816 |
0 |
0 |
0 |
T11 |
78827 |
0 |
0 |
0 |
T12 |
156604 |
0 |
0 |
0 |
T13 |
21688 |
0 |
0 |
0 |
T14 |
0 |
184744 |
0 |
0 |
T15 |
0 |
148936 |
0 |
0 |
T24 |
0 |
768 |
0 |
0 |
T25 |
0 |
792 |
0 |
0 |
T29 |
296544 |
64040 |
0 |
0 |
T31 |
0 |
288888 |
0 |
0 |
T32 |
0 |
536 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138605351 |
29105807 |
0 |
0 |
T5 |
576 |
576 |
0 |
0 |
T6 |
2144 |
0 |
0 |
0 |
T7 |
89577 |
0 |
0 |
0 |
T8 |
57576 |
53672 |
0 |
0 |
T9 |
622908 |
145056 |
0 |
0 |
T10 |
18816 |
0 |
0 |
0 |
T11 |
78827 |
0 |
0 |
0 |
T12 |
156604 |
0 |
0 |
0 |
T13 |
21688 |
0 |
0 |
0 |
T14 |
0 |
184744 |
0 |
0 |
T15 |
0 |
148936 |
0 |
0 |
T24 |
0 |
768 |
0 |
0 |
T25 |
0 |
792 |
0 |
0 |
T29 |
296544 |
64040 |
0 |
0 |
T31 |
0 |
288888 |
0 |
0 |
T32 |
0 |
536 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138605351 |
5872783 |
0 |
0 |
T9 |
622908 |
32127 |
0 |
0 |
T10 |
18816 |
0 |
0 |
0 |
T11 |
78827 |
0 |
0 |
0 |
T12 |
156604 |
0 |
0 |
0 |
T13 |
21688 |
0 |
0 |
0 |
T14 |
0 |
66508 |
0 |
0 |
T15 |
0 |
14242 |
0 |
0 |
T24 |
0 |
457 |
0 |
0 |
T27 |
0 |
15006 |
0 |
0 |
T29 |
296544 |
21907 |
0 |
0 |
T31 |
539191 |
23050 |
0 |
0 |
T32 |
536 |
0 |
0 |
0 |
T35 |
0 |
35105 |
0 |
0 |
T40 |
447778 |
0 |
0 |
0 |
T41 |
35284 |
0 |
0 |
0 |
T56 |
0 |
16267 |
0 |
0 |
T59 |
0 |
1423 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T8,T9 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T8,T9 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T9,T29,T31 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T5,T8,T9 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T9,T29,T31 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T9,T29,T31 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T9,T29,T31 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T9,T29,T31 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T5,T8,T9 |
0 |
0 |
Covered |
T5,T8,T9 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T9,T29,T31 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138605351 |
188807 |
0 |
0 |
T9 |
622908 |
1036 |
0 |
0 |
T10 |
18816 |
0 |
0 |
0 |
T11 |
78827 |
0 |
0 |
0 |
T12 |
156604 |
0 |
0 |
0 |
T13 |
21688 |
0 |
0 |
0 |
T14 |
0 |
2133 |
0 |
0 |
T15 |
0 |
461 |
0 |
0 |
T24 |
0 |
15 |
0 |
0 |
T27 |
0 |
488 |
0 |
0 |
T29 |
296544 |
701 |
0 |
0 |
T31 |
539191 |
739 |
0 |
0 |
T32 |
536 |
0 |
0 |
0 |
T35 |
0 |
1123 |
0 |
0 |
T40 |
447778 |
0 |
0 |
0 |
T41 |
35284 |
0 |
0 |
0 |
T56 |
0 |
520 |
0 |
0 |
T59 |
0 |
46 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138605351 |
29105807 |
0 |
0 |
T5 |
576 |
576 |
0 |
0 |
T6 |
2144 |
0 |
0 |
0 |
T7 |
89577 |
0 |
0 |
0 |
T8 |
57576 |
53672 |
0 |
0 |
T9 |
622908 |
145056 |
0 |
0 |
T10 |
18816 |
0 |
0 |
0 |
T11 |
78827 |
0 |
0 |
0 |
T12 |
156604 |
0 |
0 |
0 |
T13 |
21688 |
0 |
0 |
0 |
T14 |
0 |
184744 |
0 |
0 |
T15 |
0 |
148936 |
0 |
0 |
T24 |
0 |
768 |
0 |
0 |
T25 |
0 |
792 |
0 |
0 |
T29 |
296544 |
64040 |
0 |
0 |
T31 |
0 |
288888 |
0 |
0 |
T32 |
0 |
536 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138605351 |
29105807 |
0 |
0 |
T5 |
576 |
576 |
0 |
0 |
T6 |
2144 |
0 |
0 |
0 |
T7 |
89577 |
0 |
0 |
0 |
T8 |
57576 |
53672 |
0 |
0 |
T9 |
622908 |
145056 |
0 |
0 |
T10 |
18816 |
0 |
0 |
0 |
T11 |
78827 |
0 |
0 |
0 |
T12 |
156604 |
0 |
0 |
0 |
T13 |
21688 |
0 |
0 |
0 |
T14 |
0 |
184744 |
0 |
0 |
T15 |
0 |
148936 |
0 |
0 |
T24 |
0 |
768 |
0 |
0 |
T25 |
0 |
792 |
0 |
0 |
T29 |
296544 |
64040 |
0 |
0 |
T31 |
0 |
288888 |
0 |
0 |
T32 |
0 |
536 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138605351 |
29105807 |
0 |
0 |
T5 |
576 |
576 |
0 |
0 |
T6 |
2144 |
0 |
0 |
0 |
T7 |
89577 |
0 |
0 |
0 |
T8 |
57576 |
53672 |
0 |
0 |
T9 |
622908 |
145056 |
0 |
0 |
T10 |
18816 |
0 |
0 |
0 |
T11 |
78827 |
0 |
0 |
0 |
T12 |
156604 |
0 |
0 |
0 |
T13 |
21688 |
0 |
0 |
0 |
T14 |
0 |
184744 |
0 |
0 |
T15 |
0 |
148936 |
0 |
0 |
T24 |
0 |
768 |
0 |
0 |
T25 |
0 |
792 |
0 |
0 |
T29 |
296544 |
64040 |
0 |
0 |
T31 |
0 |
288888 |
0 |
0 |
T32 |
0 |
536 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
138605351 |
188807 |
0 |
0 |
T9 |
622908 |
1036 |
0 |
0 |
T10 |
18816 |
0 |
0 |
0 |
T11 |
78827 |
0 |
0 |
0 |
T12 |
156604 |
0 |
0 |
0 |
T13 |
21688 |
0 |
0 |
0 |
T14 |
0 |
2133 |
0 |
0 |
T15 |
0 |
461 |
0 |
0 |
T24 |
0 |
15 |
0 |
0 |
T27 |
0 |
488 |
0 |
0 |
T29 |
296544 |
701 |
0 |
0 |
T31 |
539191 |
739 |
0 |
0 |
T32 |
536 |
0 |
0 |
0 |
T35 |
0 |
1123 |
0 |
0 |
T40 |
447778 |
0 |
0 |
0 |
T41 |
35284 |
0 |
0 |
0 |
T56 |
0 |
520 |
0 |
0 |
T59 |
0 |
46 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
439727253 |
2942759 |
0 |
0 |
T1 |
154922 |
3845 |
0 |
0 |
T2 |
765971 |
832 |
0 |
0 |
T3 |
31821 |
832 |
0 |
0 |
T4 |
779 |
0 |
0 |
0 |
T5 |
4861 |
0 |
0 |
0 |
T6 |
3787 |
832 |
0 |
0 |
T7 |
451259 |
837 |
0 |
0 |
T8 |
55413 |
0 |
0 |
0 |
T9 |
668861 |
10816 |
0 |
0 |
T10 |
21838 |
832 |
0 |
0 |
T11 |
0 |
1664 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
439727253 |
439642615 |
0 |
0 |
T1 |
154922 |
154862 |
0 |
0 |
T2 |
765971 |
765874 |
0 |
0 |
T3 |
31821 |
31725 |
0 |
0 |
T4 |
779 |
722 |
0 |
0 |
T5 |
4861 |
4761 |
0 |
0 |
T6 |
3787 |
3719 |
0 |
0 |
T7 |
451259 |
451166 |
0 |
0 |
T8 |
55413 |
55315 |
0 |
0 |
T9 |
668861 |
668802 |
0 |
0 |
T10 |
21838 |
21749 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
439727253 |
439642615 |
0 |
0 |
T1 |
154922 |
154862 |
0 |
0 |
T2 |
765971 |
765874 |
0 |
0 |
T3 |
31821 |
31725 |
0 |
0 |
T4 |
779 |
722 |
0 |
0 |
T5 |
4861 |
4761 |
0 |
0 |
T6 |
3787 |
3719 |
0 |
0 |
T7 |
451259 |
451166 |
0 |
0 |
T8 |
55413 |
55315 |
0 |
0 |
T9 |
668861 |
668802 |
0 |
0 |
T10 |
21838 |
21749 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
439727253 |
439642615 |
0 |
0 |
T1 |
154922 |
154862 |
0 |
0 |
T2 |
765971 |
765874 |
0 |
0 |
T3 |
31821 |
31725 |
0 |
0 |
T4 |
779 |
722 |
0 |
0 |
T5 |
4861 |
4761 |
0 |
0 |
T6 |
3787 |
3719 |
0 |
0 |
T7 |
451259 |
451166 |
0 |
0 |
T8 |
55413 |
55315 |
0 |
0 |
T9 |
668861 |
668802 |
0 |
0 |
T10 |
21838 |
21749 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
439727253 |
2942759 |
0 |
0 |
T1 |
154922 |
3845 |
0 |
0 |
T2 |
765971 |
832 |
0 |
0 |
T3 |
31821 |
832 |
0 |
0 |
T4 |
779 |
0 |
0 |
0 |
T5 |
4861 |
0 |
0 |
0 |
T6 |
3787 |
832 |
0 |
0 |
T7 |
451259 |
837 |
0 |
0 |
T8 |
55413 |
0 |
0 |
0 |
T9 |
668861 |
10816 |
0 |
0 |
T10 |
21838 |
832 |
0 |
0 |
T11 |
0 |
1664 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
439727253 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
439727253 |
439642615 |
0 |
0 |
T1 |
154922 |
154862 |
0 |
0 |
T2 |
765971 |
765874 |
0 |
0 |
T3 |
31821 |
31725 |
0 |
0 |
T4 |
779 |
722 |
0 |
0 |
T5 |
4861 |
4761 |
0 |
0 |
T6 |
3787 |
3719 |
0 |
0 |
T7 |
451259 |
451166 |
0 |
0 |
T8 |
55413 |
55315 |
0 |
0 |
T9 |
668861 |
668802 |
0 |
0 |
T10 |
21838 |
21749 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
439727253 |
439642615 |
0 |
0 |
T1 |
154922 |
154862 |
0 |
0 |
T2 |
765971 |
765874 |
0 |
0 |
T3 |
31821 |
31725 |
0 |
0 |
T4 |
779 |
722 |
0 |
0 |
T5 |
4861 |
4761 |
0 |
0 |
T6 |
3787 |
3719 |
0 |
0 |
T7 |
451259 |
451166 |
0 |
0 |
T8 |
55413 |
55315 |
0 |
0 |
T9 |
668861 |
668802 |
0 |
0 |
T10 |
21838 |
21749 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
439727253 |
439642615 |
0 |
0 |
T1 |
154922 |
154862 |
0 |
0 |
T2 |
765971 |
765874 |
0 |
0 |
T3 |
31821 |
31725 |
0 |
0 |
T4 |
779 |
722 |
0 |
0 |
T5 |
4861 |
4761 |
0 |
0 |
T6 |
3787 |
3719 |
0 |
0 |
T7 |
451259 |
451166 |
0 |
0 |
T8 |
55413 |
55315 |
0 |
0 |
T9 |
668861 |
668802 |
0 |
0 |
T10 |
21838 |
21749 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
439727253 |
0 |
0 |
0 |