Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153019152 |
22912038 |
0 |
0 |
T1 |
416137 |
35103 |
0 |
0 |
T2 |
4898 |
1745 |
0 |
0 |
T3 |
265539 |
38047 |
0 |
0 |
T4 |
10682 |
7977 |
0 |
0 |
T5 |
105194 |
0 |
0 |
0 |
T6 |
2008 |
0 |
0 |
0 |
T7 |
1664 |
0 |
0 |
0 |
T8 |
52927 |
8466 |
0 |
0 |
T9 |
465911 |
30846 |
0 |
0 |
T10 |
56120 |
1804 |
0 |
0 |
T11 |
0 |
112389 |
0 |
0 |
T12 |
0 |
1796 |
0 |
0 |
T13 |
0 |
26521 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153019152 |
122435442 |
0 |
0 |
T1 |
416137 |
368060 |
0 |
0 |
T2 |
4898 |
4898 |
0 |
0 |
T3 |
265539 |
264517 |
0 |
0 |
T4 |
10682 |
10682 |
0 |
0 |
T5 |
105194 |
0 |
0 |
0 |
T6 |
2008 |
0 |
0 |
0 |
T7 |
1664 |
0 |
0 |
0 |
T8 |
52927 |
52690 |
0 |
0 |
T9 |
465911 |
308408 |
0 |
0 |
T10 |
56120 |
56120 |
0 |
0 |
T11 |
0 |
606101 |
0 |
0 |
T12 |
0 |
105540 |
0 |
0 |
T13 |
0 |
189149 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153019152 |
122435442 |
0 |
0 |
T1 |
416137 |
368060 |
0 |
0 |
T2 |
4898 |
4898 |
0 |
0 |
T3 |
265539 |
264517 |
0 |
0 |
T4 |
10682 |
10682 |
0 |
0 |
T5 |
105194 |
0 |
0 |
0 |
T6 |
2008 |
0 |
0 |
0 |
T7 |
1664 |
0 |
0 |
0 |
T8 |
52927 |
52690 |
0 |
0 |
T9 |
465911 |
308408 |
0 |
0 |
T10 |
56120 |
56120 |
0 |
0 |
T11 |
0 |
606101 |
0 |
0 |
T12 |
0 |
105540 |
0 |
0 |
T13 |
0 |
189149 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153019152 |
122435442 |
0 |
0 |
T1 |
416137 |
368060 |
0 |
0 |
T2 |
4898 |
4898 |
0 |
0 |
T3 |
265539 |
264517 |
0 |
0 |
T4 |
10682 |
10682 |
0 |
0 |
T5 |
105194 |
0 |
0 |
0 |
T6 |
2008 |
0 |
0 |
0 |
T7 |
1664 |
0 |
0 |
0 |
T8 |
52927 |
52690 |
0 |
0 |
T9 |
465911 |
308408 |
0 |
0 |
T10 |
56120 |
56120 |
0 |
0 |
T11 |
0 |
606101 |
0 |
0 |
T12 |
0 |
105540 |
0 |
0 |
T13 |
0 |
189149 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153019152 |
22912038 |
0 |
0 |
T1 |
416137 |
35103 |
0 |
0 |
T2 |
4898 |
1745 |
0 |
0 |
T3 |
265539 |
38047 |
0 |
0 |
T4 |
10682 |
7977 |
0 |
0 |
T5 |
105194 |
0 |
0 |
0 |
T6 |
2008 |
0 |
0 |
0 |
T7 |
1664 |
0 |
0 |
0 |
T8 |
52927 |
8466 |
0 |
0 |
T9 |
465911 |
30846 |
0 |
0 |
T10 |
56120 |
1804 |
0 |
0 |
T11 |
0 |
112389 |
0 |
0 |
T12 |
0 |
1796 |
0 |
0 |
T13 |
0 |
26521 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153019152 |
24063631 |
0 |
0 |
T1 |
416137 |
36696 |
0 |
0 |
T2 |
4898 |
1866 |
0 |
0 |
T3 |
265539 |
40997 |
0 |
0 |
T4 |
10682 |
8504 |
0 |
0 |
T5 |
105194 |
0 |
0 |
0 |
T6 |
2008 |
0 |
0 |
0 |
T7 |
1664 |
0 |
0 |
0 |
T8 |
52927 |
9372 |
0 |
0 |
T9 |
465911 |
32070 |
0 |
0 |
T10 |
56120 |
2056 |
0 |
0 |
T11 |
0 |
118339 |
0 |
0 |
T12 |
0 |
1912 |
0 |
0 |
T13 |
0 |
27447 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153019152 |
122435442 |
0 |
0 |
T1 |
416137 |
368060 |
0 |
0 |
T2 |
4898 |
4898 |
0 |
0 |
T3 |
265539 |
264517 |
0 |
0 |
T4 |
10682 |
10682 |
0 |
0 |
T5 |
105194 |
0 |
0 |
0 |
T6 |
2008 |
0 |
0 |
0 |
T7 |
1664 |
0 |
0 |
0 |
T8 |
52927 |
52690 |
0 |
0 |
T9 |
465911 |
308408 |
0 |
0 |
T10 |
56120 |
56120 |
0 |
0 |
T11 |
0 |
606101 |
0 |
0 |
T12 |
0 |
105540 |
0 |
0 |
T13 |
0 |
189149 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153019152 |
122435442 |
0 |
0 |
T1 |
416137 |
368060 |
0 |
0 |
T2 |
4898 |
4898 |
0 |
0 |
T3 |
265539 |
264517 |
0 |
0 |
T4 |
10682 |
10682 |
0 |
0 |
T5 |
105194 |
0 |
0 |
0 |
T6 |
2008 |
0 |
0 |
0 |
T7 |
1664 |
0 |
0 |
0 |
T8 |
52927 |
52690 |
0 |
0 |
T9 |
465911 |
308408 |
0 |
0 |
T10 |
56120 |
56120 |
0 |
0 |
T11 |
0 |
606101 |
0 |
0 |
T12 |
0 |
105540 |
0 |
0 |
T13 |
0 |
189149 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153019152 |
122435442 |
0 |
0 |
T1 |
416137 |
368060 |
0 |
0 |
T2 |
4898 |
4898 |
0 |
0 |
T3 |
265539 |
264517 |
0 |
0 |
T4 |
10682 |
10682 |
0 |
0 |
T5 |
105194 |
0 |
0 |
0 |
T6 |
2008 |
0 |
0 |
0 |
T7 |
1664 |
0 |
0 |
0 |
T8 |
52927 |
52690 |
0 |
0 |
T9 |
465911 |
308408 |
0 |
0 |
T10 |
56120 |
56120 |
0 |
0 |
T11 |
0 |
606101 |
0 |
0 |
T12 |
0 |
105540 |
0 |
0 |
T13 |
0 |
189149 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153019152 |
24063631 |
0 |
0 |
T1 |
416137 |
36696 |
0 |
0 |
T2 |
4898 |
1866 |
0 |
0 |
T3 |
265539 |
40997 |
0 |
0 |
T4 |
10682 |
8504 |
0 |
0 |
T5 |
105194 |
0 |
0 |
0 |
T6 |
2008 |
0 |
0 |
0 |
T7 |
1664 |
0 |
0 |
0 |
T8 |
52927 |
9372 |
0 |
0 |
T9 |
465911 |
32070 |
0 |
0 |
T10 |
56120 |
2056 |
0 |
0 |
T11 |
0 |
118339 |
0 |
0 |
T12 |
0 |
1912 |
0 |
0 |
T13 |
0 |
27447 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153019152 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153019152 |
122435442 |
0 |
0 |
T1 |
416137 |
368060 |
0 |
0 |
T2 |
4898 |
4898 |
0 |
0 |
T3 |
265539 |
264517 |
0 |
0 |
T4 |
10682 |
10682 |
0 |
0 |
T5 |
105194 |
0 |
0 |
0 |
T6 |
2008 |
0 |
0 |
0 |
T7 |
1664 |
0 |
0 |
0 |
T8 |
52927 |
52690 |
0 |
0 |
T9 |
465911 |
308408 |
0 |
0 |
T10 |
56120 |
56120 |
0 |
0 |
T11 |
0 |
606101 |
0 |
0 |
T12 |
0 |
105540 |
0 |
0 |
T13 |
0 |
189149 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153019152 |
122435442 |
0 |
0 |
T1 |
416137 |
368060 |
0 |
0 |
T2 |
4898 |
4898 |
0 |
0 |
T3 |
265539 |
264517 |
0 |
0 |
T4 |
10682 |
10682 |
0 |
0 |
T5 |
105194 |
0 |
0 |
0 |
T6 |
2008 |
0 |
0 |
0 |
T7 |
1664 |
0 |
0 |
0 |
T8 |
52927 |
52690 |
0 |
0 |
T9 |
465911 |
308408 |
0 |
0 |
T10 |
56120 |
56120 |
0 |
0 |
T11 |
0 |
606101 |
0 |
0 |
T12 |
0 |
105540 |
0 |
0 |
T13 |
0 |
189149 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153019152 |
122435442 |
0 |
0 |
T1 |
416137 |
368060 |
0 |
0 |
T2 |
4898 |
4898 |
0 |
0 |
T3 |
265539 |
264517 |
0 |
0 |
T4 |
10682 |
10682 |
0 |
0 |
T5 |
105194 |
0 |
0 |
0 |
T6 |
2008 |
0 |
0 |
0 |
T7 |
1664 |
0 |
0 |
0 |
T8 |
52927 |
52690 |
0 |
0 |
T9 |
465911 |
308408 |
0 |
0 |
T10 |
56120 |
56120 |
0 |
0 |
T11 |
0 |
606101 |
0 |
0 |
T12 |
0 |
105540 |
0 |
0 |
T13 |
0 |
189149 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153019152 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T5,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T6,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T5,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T6,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T6,T7 |
1 | 0 | 1 | Covered | T1,T6,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T6,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T6,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T6,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T5,T6 |
0 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153019152 |
6228529 |
0 |
0 |
T1 |
416137 |
21143 |
0 |
0 |
T2 |
4898 |
0 |
0 |
0 |
T3 |
265539 |
0 |
0 |
0 |
T4 |
10682 |
0 |
0 |
0 |
T5 |
105194 |
0 |
0 |
0 |
T6 |
2008 |
463 |
0 |
0 |
T7 |
1664 |
1082 |
0 |
0 |
T8 |
52927 |
0 |
0 |
0 |
T9 |
465911 |
25678 |
0 |
0 |
T10 |
56120 |
0 |
0 |
0 |
T11 |
0 |
34942 |
0 |
0 |
T13 |
0 |
5007 |
0 |
0 |
T16 |
0 |
35543 |
0 |
0 |
T23 |
0 |
8432 |
0 |
0 |
T45 |
0 |
1509 |
0 |
0 |
T46 |
0 |
1507 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153019152 |
29208973 |
0 |
0 |
T1 |
416137 |
44136 |
0 |
0 |
T2 |
4898 |
0 |
0 |
0 |
T3 |
265539 |
0 |
0 |
0 |
T4 |
10682 |
0 |
0 |
0 |
T5 |
105194 |
100696 |
0 |
0 |
T6 |
2008 |
2008 |
0 |
0 |
T7 |
1664 |
1664 |
0 |
0 |
T8 |
52927 |
0 |
0 |
0 |
T9 |
465911 |
154648 |
0 |
0 |
T10 |
56120 |
0 |
0 |
0 |
T11 |
0 |
111272 |
0 |
0 |
T13 |
0 |
39088 |
0 |
0 |
T22 |
0 |
648 |
0 |
0 |
T23 |
0 |
22776 |
0 |
0 |
T28 |
0 |
77248 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153019152 |
29208973 |
0 |
0 |
T1 |
416137 |
44136 |
0 |
0 |
T2 |
4898 |
0 |
0 |
0 |
T3 |
265539 |
0 |
0 |
0 |
T4 |
10682 |
0 |
0 |
0 |
T5 |
105194 |
100696 |
0 |
0 |
T6 |
2008 |
2008 |
0 |
0 |
T7 |
1664 |
1664 |
0 |
0 |
T8 |
52927 |
0 |
0 |
0 |
T9 |
465911 |
154648 |
0 |
0 |
T10 |
56120 |
0 |
0 |
0 |
T11 |
0 |
111272 |
0 |
0 |
T13 |
0 |
39088 |
0 |
0 |
T22 |
0 |
648 |
0 |
0 |
T23 |
0 |
22776 |
0 |
0 |
T28 |
0 |
77248 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153019152 |
29208973 |
0 |
0 |
T1 |
416137 |
44136 |
0 |
0 |
T2 |
4898 |
0 |
0 |
0 |
T3 |
265539 |
0 |
0 |
0 |
T4 |
10682 |
0 |
0 |
0 |
T5 |
105194 |
100696 |
0 |
0 |
T6 |
2008 |
2008 |
0 |
0 |
T7 |
1664 |
1664 |
0 |
0 |
T8 |
52927 |
0 |
0 |
0 |
T9 |
465911 |
154648 |
0 |
0 |
T10 |
56120 |
0 |
0 |
0 |
T11 |
0 |
111272 |
0 |
0 |
T13 |
0 |
39088 |
0 |
0 |
T22 |
0 |
648 |
0 |
0 |
T23 |
0 |
22776 |
0 |
0 |
T28 |
0 |
77248 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153019152 |
6228529 |
0 |
0 |
T1 |
416137 |
21143 |
0 |
0 |
T2 |
4898 |
0 |
0 |
0 |
T3 |
265539 |
0 |
0 |
0 |
T4 |
10682 |
0 |
0 |
0 |
T5 |
105194 |
0 |
0 |
0 |
T6 |
2008 |
463 |
0 |
0 |
T7 |
1664 |
1082 |
0 |
0 |
T8 |
52927 |
0 |
0 |
0 |
T9 |
465911 |
25678 |
0 |
0 |
T10 |
56120 |
0 |
0 |
0 |
T11 |
0 |
34942 |
0 |
0 |
T13 |
0 |
5007 |
0 |
0 |
T16 |
0 |
35543 |
0 |
0 |
T23 |
0 |
8432 |
0 |
0 |
T45 |
0 |
1509 |
0 |
0 |
T46 |
0 |
1507 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T5,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T6,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T5,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T6,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T6,T7 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T6,T7 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T5,T6 |
0 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153019152 |
200214 |
0 |
0 |
T1 |
416137 |
679 |
0 |
0 |
T2 |
4898 |
0 |
0 |
0 |
T3 |
265539 |
0 |
0 |
0 |
T4 |
10682 |
0 |
0 |
0 |
T5 |
105194 |
0 |
0 |
0 |
T6 |
2008 |
15 |
0 |
0 |
T7 |
1664 |
35 |
0 |
0 |
T8 |
52927 |
0 |
0 |
0 |
T9 |
465911 |
824 |
0 |
0 |
T10 |
56120 |
0 |
0 |
0 |
T11 |
0 |
1121 |
0 |
0 |
T13 |
0 |
161 |
0 |
0 |
T16 |
0 |
1143 |
0 |
0 |
T23 |
0 |
268 |
0 |
0 |
T45 |
0 |
48 |
0 |
0 |
T46 |
0 |
48 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153019152 |
29208973 |
0 |
0 |
T1 |
416137 |
44136 |
0 |
0 |
T2 |
4898 |
0 |
0 |
0 |
T3 |
265539 |
0 |
0 |
0 |
T4 |
10682 |
0 |
0 |
0 |
T5 |
105194 |
100696 |
0 |
0 |
T6 |
2008 |
2008 |
0 |
0 |
T7 |
1664 |
1664 |
0 |
0 |
T8 |
52927 |
0 |
0 |
0 |
T9 |
465911 |
154648 |
0 |
0 |
T10 |
56120 |
0 |
0 |
0 |
T11 |
0 |
111272 |
0 |
0 |
T13 |
0 |
39088 |
0 |
0 |
T22 |
0 |
648 |
0 |
0 |
T23 |
0 |
22776 |
0 |
0 |
T28 |
0 |
77248 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153019152 |
29208973 |
0 |
0 |
T1 |
416137 |
44136 |
0 |
0 |
T2 |
4898 |
0 |
0 |
0 |
T3 |
265539 |
0 |
0 |
0 |
T4 |
10682 |
0 |
0 |
0 |
T5 |
105194 |
100696 |
0 |
0 |
T6 |
2008 |
2008 |
0 |
0 |
T7 |
1664 |
1664 |
0 |
0 |
T8 |
52927 |
0 |
0 |
0 |
T9 |
465911 |
154648 |
0 |
0 |
T10 |
56120 |
0 |
0 |
0 |
T11 |
0 |
111272 |
0 |
0 |
T13 |
0 |
39088 |
0 |
0 |
T22 |
0 |
648 |
0 |
0 |
T23 |
0 |
22776 |
0 |
0 |
T28 |
0 |
77248 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153019152 |
29208973 |
0 |
0 |
T1 |
416137 |
44136 |
0 |
0 |
T2 |
4898 |
0 |
0 |
0 |
T3 |
265539 |
0 |
0 |
0 |
T4 |
10682 |
0 |
0 |
0 |
T5 |
105194 |
100696 |
0 |
0 |
T6 |
2008 |
2008 |
0 |
0 |
T7 |
1664 |
1664 |
0 |
0 |
T8 |
52927 |
0 |
0 |
0 |
T9 |
465911 |
154648 |
0 |
0 |
T10 |
56120 |
0 |
0 |
0 |
T11 |
0 |
111272 |
0 |
0 |
T13 |
0 |
39088 |
0 |
0 |
T22 |
0 |
648 |
0 |
0 |
T23 |
0 |
22776 |
0 |
0 |
T28 |
0 |
77248 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153019152 |
200214 |
0 |
0 |
T1 |
416137 |
679 |
0 |
0 |
T2 |
4898 |
0 |
0 |
0 |
T3 |
265539 |
0 |
0 |
0 |
T4 |
10682 |
0 |
0 |
0 |
T5 |
105194 |
0 |
0 |
0 |
T6 |
2008 |
15 |
0 |
0 |
T7 |
1664 |
35 |
0 |
0 |
T8 |
52927 |
0 |
0 |
0 |
T9 |
465911 |
824 |
0 |
0 |
T10 |
56120 |
0 |
0 |
0 |
T11 |
0 |
1121 |
0 |
0 |
T13 |
0 |
161 |
0 |
0 |
T16 |
0 |
1143 |
0 |
0 |
T23 |
0 |
268 |
0 |
0 |
T45 |
0 |
48 |
0 |
0 |
T46 |
0 |
48 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
452105817 |
3219678 |
0 |
0 |
T1 |
251839 |
27018 |
0 |
0 |
T2 |
26913 |
832 |
0 |
0 |
T3 |
285000 |
3338 |
0 |
0 |
T4 |
77548 |
1353 |
0 |
0 |
T5 |
822759 |
0 |
0 |
0 |
T6 |
2520 |
0 |
0 |
0 |
T7 |
9390 |
0 |
0 |
0 |
T8 |
22818 |
2655 |
0 |
0 |
T9 |
292657 |
13922 |
0 |
0 |
T10 |
288205 |
832 |
0 |
0 |
T11 |
0 |
19074 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
4663 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
452105817 |
452015559 |
0 |
0 |
T1 |
251839 |
251834 |
0 |
0 |
T2 |
26913 |
26838 |
0 |
0 |
T3 |
285000 |
284902 |
0 |
0 |
T4 |
77548 |
77454 |
0 |
0 |
T5 |
822759 |
822683 |
0 |
0 |
T6 |
2520 |
2442 |
0 |
0 |
T7 |
9390 |
9315 |
0 |
0 |
T8 |
22818 |
22739 |
0 |
0 |
T9 |
292657 |
292595 |
0 |
0 |
T10 |
288205 |
288108 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
452105817 |
452015559 |
0 |
0 |
T1 |
251839 |
251834 |
0 |
0 |
T2 |
26913 |
26838 |
0 |
0 |
T3 |
285000 |
284902 |
0 |
0 |
T4 |
77548 |
77454 |
0 |
0 |
T5 |
822759 |
822683 |
0 |
0 |
T6 |
2520 |
2442 |
0 |
0 |
T7 |
9390 |
9315 |
0 |
0 |
T8 |
22818 |
22739 |
0 |
0 |
T9 |
292657 |
292595 |
0 |
0 |
T10 |
288205 |
288108 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
452105817 |
452015559 |
0 |
0 |
T1 |
251839 |
251834 |
0 |
0 |
T2 |
26913 |
26838 |
0 |
0 |
T3 |
285000 |
284902 |
0 |
0 |
T4 |
77548 |
77454 |
0 |
0 |
T5 |
822759 |
822683 |
0 |
0 |
T6 |
2520 |
2442 |
0 |
0 |
T7 |
9390 |
9315 |
0 |
0 |
T8 |
22818 |
22739 |
0 |
0 |
T9 |
292657 |
292595 |
0 |
0 |
T10 |
288205 |
288108 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
452105817 |
3219678 |
0 |
0 |
T1 |
251839 |
27018 |
0 |
0 |
T2 |
26913 |
832 |
0 |
0 |
T3 |
285000 |
3338 |
0 |
0 |
T4 |
77548 |
1353 |
0 |
0 |
T5 |
822759 |
0 |
0 |
0 |
T6 |
2520 |
0 |
0 |
0 |
T7 |
9390 |
0 |
0 |
0 |
T8 |
22818 |
2655 |
0 |
0 |
T9 |
292657 |
13922 |
0 |
0 |
T10 |
288205 |
832 |
0 |
0 |
T11 |
0 |
19074 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
4663 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
452105817 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
452105817 |
452015559 |
0 |
0 |
T1 |
251839 |
251834 |
0 |
0 |
T2 |
26913 |
26838 |
0 |
0 |
T3 |
285000 |
284902 |
0 |
0 |
T4 |
77548 |
77454 |
0 |
0 |
T5 |
822759 |
822683 |
0 |
0 |
T6 |
2520 |
2442 |
0 |
0 |
T7 |
9390 |
9315 |
0 |
0 |
T8 |
22818 |
22739 |
0 |
0 |
T9 |
292657 |
292595 |
0 |
0 |
T10 |
288205 |
288108 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
452105817 |
452015559 |
0 |
0 |
T1 |
251839 |
251834 |
0 |
0 |
T2 |
26913 |
26838 |
0 |
0 |
T3 |
285000 |
284902 |
0 |
0 |
T4 |
77548 |
77454 |
0 |
0 |
T5 |
822759 |
822683 |
0 |
0 |
T6 |
2520 |
2442 |
0 |
0 |
T7 |
9390 |
9315 |
0 |
0 |
T8 |
22818 |
22739 |
0 |
0 |
T9 |
292657 |
292595 |
0 |
0 |
T10 |
288205 |
288108 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
452105817 |
452015559 |
0 |
0 |
T1 |
251839 |
251834 |
0 |
0 |
T2 |
26913 |
26838 |
0 |
0 |
T3 |
285000 |
284902 |
0 |
0 |
T4 |
77548 |
77454 |
0 |
0 |
T5 |
822759 |
822683 |
0 |
0 |
T6 |
2520 |
2442 |
0 |
0 |
T7 |
9390 |
9315 |
0 |
0 |
T8 |
22818 |
22739 |
0 |
0 |
T9 |
292657 |
292595 |
0 |
0 |
T10 |
288205 |
288108 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
452105817 |
0 |
0 |
0 |