Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155559915 |
23584969 |
0 |
0 |
T1 |
112770 |
2874 |
0 |
0 |
T2 |
136594 |
44835 |
0 |
0 |
T3 |
95550 |
20188 |
0 |
0 |
T4 |
136057 |
45604 |
0 |
0 |
T5 |
211252 |
0 |
0 |
0 |
T6 |
20425 |
19181 |
0 |
0 |
T7 |
119178 |
0 |
0 |
0 |
T8 |
144200 |
22404 |
0 |
0 |
T10 |
39412 |
0 |
0 |
0 |
T11 |
97626 |
0 |
0 |
0 |
T12 |
0 |
52572 |
0 |
0 |
T13 |
0 |
153942 |
0 |
0 |
T14 |
0 |
74675 |
0 |
0 |
T48 |
0 |
13079 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155559915 |
125909200 |
0 |
0 |
T1 |
112770 |
112722 |
0 |
0 |
T2 |
136594 |
135542 |
0 |
0 |
T3 |
95550 |
94748 |
0 |
0 |
T4 |
136057 |
135440 |
0 |
0 |
T5 |
211252 |
211252 |
0 |
0 |
T6 |
20425 |
20425 |
0 |
0 |
T7 |
119178 |
0 |
0 |
0 |
T8 |
144200 |
144200 |
0 |
0 |
T10 |
39412 |
0 |
0 |
0 |
T11 |
97626 |
0 |
0 |
0 |
T12 |
0 |
391038 |
0 |
0 |
T13 |
0 |
524347 |
0 |
0 |
T14 |
0 |
379328 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155559915 |
125909200 |
0 |
0 |
T1 |
112770 |
112722 |
0 |
0 |
T2 |
136594 |
135542 |
0 |
0 |
T3 |
95550 |
94748 |
0 |
0 |
T4 |
136057 |
135440 |
0 |
0 |
T5 |
211252 |
211252 |
0 |
0 |
T6 |
20425 |
20425 |
0 |
0 |
T7 |
119178 |
0 |
0 |
0 |
T8 |
144200 |
144200 |
0 |
0 |
T10 |
39412 |
0 |
0 |
0 |
T11 |
97626 |
0 |
0 |
0 |
T12 |
0 |
391038 |
0 |
0 |
T13 |
0 |
524347 |
0 |
0 |
T14 |
0 |
379328 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155559915 |
125909200 |
0 |
0 |
T1 |
112770 |
112722 |
0 |
0 |
T2 |
136594 |
135542 |
0 |
0 |
T3 |
95550 |
94748 |
0 |
0 |
T4 |
136057 |
135440 |
0 |
0 |
T5 |
211252 |
211252 |
0 |
0 |
T6 |
20425 |
20425 |
0 |
0 |
T7 |
119178 |
0 |
0 |
0 |
T8 |
144200 |
144200 |
0 |
0 |
T10 |
39412 |
0 |
0 |
0 |
T11 |
97626 |
0 |
0 |
0 |
T12 |
0 |
391038 |
0 |
0 |
T13 |
0 |
524347 |
0 |
0 |
T14 |
0 |
379328 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155559915 |
23584969 |
0 |
0 |
T1 |
112770 |
2874 |
0 |
0 |
T2 |
136594 |
44835 |
0 |
0 |
T3 |
95550 |
20188 |
0 |
0 |
T4 |
136057 |
45604 |
0 |
0 |
T5 |
211252 |
0 |
0 |
0 |
T6 |
20425 |
19181 |
0 |
0 |
T7 |
119178 |
0 |
0 |
0 |
T8 |
144200 |
22404 |
0 |
0 |
T10 |
39412 |
0 |
0 |
0 |
T11 |
97626 |
0 |
0 |
0 |
T12 |
0 |
52572 |
0 |
0 |
T13 |
0 |
153942 |
0 |
0 |
T14 |
0 |
74675 |
0 |
0 |
T48 |
0 |
13079 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155559915 |
24785474 |
0 |
0 |
T1 |
112770 |
3122 |
0 |
0 |
T2 |
136594 |
47739 |
0 |
0 |
T3 |
95550 |
20974 |
0 |
0 |
T4 |
136057 |
48336 |
0 |
0 |
T5 |
211252 |
0 |
0 |
0 |
T6 |
20425 |
20145 |
0 |
0 |
T7 |
119178 |
0 |
0 |
0 |
T8 |
144200 |
23846 |
0 |
0 |
T10 |
39412 |
0 |
0 |
0 |
T11 |
97626 |
0 |
0 |
0 |
T12 |
0 |
54762 |
0 |
0 |
T13 |
0 |
162777 |
0 |
0 |
T14 |
0 |
78926 |
0 |
0 |
T48 |
0 |
14300 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155559915 |
125909200 |
0 |
0 |
T1 |
112770 |
112722 |
0 |
0 |
T2 |
136594 |
135542 |
0 |
0 |
T3 |
95550 |
94748 |
0 |
0 |
T4 |
136057 |
135440 |
0 |
0 |
T5 |
211252 |
211252 |
0 |
0 |
T6 |
20425 |
20425 |
0 |
0 |
T7 |
119178 |
0 |
0 |
0 |
T8 |
144200 |
144200 |
0 |
0 |
T10 |
39412 |
0 |
0 |
0 |
T11 |
97626 |
0 |
0 |
0 |
T12 |
0 |
391038 |
0 |
0 |
T13 |
0 |
524347 |
0 |
0 |
T14 |
0 |
379328 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155559915 |
125909200 |
0 |
0 |
T1 |
112770 |
112722 |
0 |
0 |
T2 |
136594 |
135542 |
0 |
0 |
T3 |
95550 |
94748 |
0 |
0 |
T4 |
136057 |
135440 |
0 |
0 |
T5 |
211252 |
211252 |
0 |
0 |
T6 |
20425 |
20425 |
0 |
0 |
T7 |
119178 |
0 |
0 |
0 |
T8 |
144200 |
144200 |
0 |
0 |
T10 |
39412 |
0 |
0 |
0 |
T11 |
97626 |
0 |
0 |
0 |
T12 |
0 |
391038 |
0 |
0 |
T13 |
0 |
524347 |
0 |
0 |
T14 |
0 |
379328 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155559915 |
125909200 |
0 |
0 |
T1 |
112770 |
112722 |
0 |
0 |
T2 |
136594 |
135542 |
0 |
0 |
T3 |
95550 |
94748 |
0 |
0 |
T4 |
136057 |
135440 |
0 |
0 |
T5 |
211252 |
211252 |
0 |
0 |
T6 |
20425 |
20425 |
0 |
0 |
T7 |
119178 |
0 |
0 |
0 |
T8 |
144200 |
144200 |
0 |
0 |
T10 |
39412 |
0 |
0 |
0 |
T11 |
97626 |
0 |
0 |
0 |
T12 |
0 |
391038 |
0 |
0 |
T13 |
0 |
524347 |
0 |
0 |
T14 |
0 |
379328 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155559915 |
24785474 |
0 |
0 |
T1 |
112770 |
3122 |
0 |
0 |
T2 |
136594 |
47739 |
0 |
0 |
T3 |
95550 |
20974 |
0 |
0 |
T4 |
136057 |
48336 |
0 |
0 |
T5 |
211252 |
0 |
0 |
0 |
T6 |
20425 |
20145 |
0 |
0 |
T7 |
119178 |
0 |
0 |
0 |
T8 |
144200 |
23846 |
0 |
0 |
T10 |
39412 |
0 |
0 |
0 |
T11 |
97626 |
0 |
0 |
0 |
T12 |
0 |
54762 |
0 |
0 |
T13 |
0 |
162777 |
0 |
0 |
T14 |
0 |
78926 |
0 |
0 |
T48 |
0 |
14300 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155559915 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155559915 |
125909200 |
0 |
0 |
T1 |
112770 |
112722 |
0 |
0 |
T2 |
136594 |
135542 |
0 |
0 |
T3 |
95550 |
94748 |
0 |
0 |
T4 |
136057 |
135440 |
0 |
0 |
T5 |
211252 |
211252 |
0 |
0 |
T6 |
20425 |
20425 |
0 |
0 |
T7 |
119178 |
0 |
0 |
0 |
T8 |
144200 |
144200 |
0 |
0 |
T10 |
39412 |
0 |
0 |
0 |
T11 |
97626 |
0 |
0 |
0 |
T12 |
0 |
391038 |
0 |
0 |
T13 |
0 |
524347 |
0 |
0 |
T14 |
0 |
379328 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155559915 |
125909200 |
0 |
0 |
T1 |
112770 |
112722 |
0 |
0 |
T2 |
136594 |
135542 |
0 |
0 |
T3 |
95550 |
94748 |
0 |
0 |
T4 |
136057 |
135440 |
0 |
0 |
T5 |
211252 |
211252 |
0 |
0 |
T6 |
20425 |
20425 |
0 |
0 |
T7 |
119178 |
0 |
0 |
0 |
T8 |
144200 |
144200 |
0 |
0 |
T10 |
39412 |
0 |
0 |
0 |
T11 |
97626 |
0 |
0 |
0 |
T12 |
0 |
391038 |
0 |
0 |
T13 |
0 |
524347 |
0 |
0 |
T14 |
0 |
379328 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155559915 |
125909200 |
0 |
0 |
T1 |
112770 |
112722 |
0 |
0 |
T2 |
136594 |
135542 |
0 |
0 |
T3 |
95550 |
94748 |
0 |
0 |
T4 |
136057 |
135440 |
0 |
0 |
T5 |
211252 |
211252 |
0 |
0 |
T6 |
20425 |
20425 |
0 |
0 |
T7 |
119178 |
0 |
0 |
0 |
T8 |
144200 |
144200 |
0 |
0 |
T10 |
39412 |
0 |
0 |
0 |
T11 |
97626 |
0 |
0 |
0 |
T12 |
0 |
391038 |
0 |
0 |
T13 |
0 |
524347 |
0 |
0 |
T14 |
0 |
379328 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155559915 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T10,T29,T25 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T7,T10,T11 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T10,T11 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T10,T29,T25 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T7,T10,T11 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T10,T29,T25 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T10,T29,T25 |
1 | 0 | 1 | Covered | T10,T29,T25 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T10,T29,T25 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T10,T29,T25 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T10,T29,T25 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T10,T29,T25 |
1 | 0 | Covered | T10,T29,T25 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T29,T25 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T7,T10,T11 |
0 |
0 |
Covered |
T7,T10,T11 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T29,T25 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155559915 |
5901083 |
0 |
0 |
T10 |
39412 |
5375 |
0 |
0 |
T11 |
97626 |
0 |
0 |
0 |
T12 |
393231 |
0 |
0 |
0 |
T13 |
526073 |
0 |
0 |
0 |
T14 |
380312 |
0 |
0 |
0 |
T16 |
0 |
58868 |
0 |
0 |
T18 |
0 |
42038 |
0 |
0 |
T25 |
0 |
55938 |
0 |
0 |
T26 |
0 |
49664 |
0 |
0 |
T29 |
2232 |
541 |
0 |
0 |
T30 |
750 |
0 |
0 |
0 |
T31 |
504 |
0 |
0 |
0 |
T33 |
92237 |
0 |
0 |
0 |
T38 |
0 |
43615 |
0 |
0 |
T48 |
16596 |
0 |
0 |
0 |
T60 |
0 |
2893 |
0 |
0 |
T61 |
0 |
3211 |
0 |
0 |
T62 |
0 |
43163 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155559915 |
28230080 |
0 |
0 |
T7 |
119178 |
114280 |
0 |
0 |
T8 |
144200 |
0 |
0 |
0 |
T10 |
39412 |
38624 |
0 |
0 |
T11 |
97626 |
91752 |
0 |
0 |
T12 |
393231 |
0 |
0 |
0 |
T13 |
526073 |
0 |
0 |
0 |
T14 |
380312 |
0 |
0 |
0 |
T23 |
0 |
576 |
0 |
0 |
T24 |
0 |
288 |
0 |
0 |
T29 |
2232 |
2232 |
0 |
0 |
T30 |
750 |
648 |
0 |
0 |
T31 |
504 |
504 |
0 |
0 |
T33 |
0 |
86696 |
0 |
0 |
T35 |
0 |
576 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155559915 |
28230080 |
0 |
0 |
T7 |
119178 |
114280 |
0 |
0 |
T8 |
144200 |
0 |
0 |
0 |
T10 |
39412 |
38624 |
0 |
0 |
T11 |
97626 |
91752 |
0 |
0 |
T12 |
393231 |
0 |
0 |
0 |
T13 |
526073 |
0 |
0 |
0 |
T14 |
380312 |
0 |
0 |
0 |
T23 |
0 |
576 |
0 |
0 |
T24 |
0 |
288 |
0 |
0 |
T29 |
2232 |
2232 |
0 |
0 |
T30 |
750 |
648 |
0 |
0 |
T31 |
504 |
504 |
0 |
0 |
T33 |
0 |
86696 |
0 |
0 |
T35 |
0 |
576 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155559915 |
28230080 |
0 |
0 |
T7 |
119178 |
114280 |
0 |
0 |
T8 |
144200 |
0 |
0 |
0 |
T10 |
39412 |
38624 |
0 |
0 |
T11 |
97626 |
91752 |
0 |
0 |
T12 |
393231 |
0 |
0 |
0 |
T13 |
526073 |
0 |
0 |
0 |
T14 |
380312 |
0 |
0 |
0 |
T23 |
0 |
576 |
0 |
0 |
T24 |
0 |
288 |
0 |
0 |
T29 |
2232 |
2232 |
0 |
0 |
T30 |
750 |
648 |
0 |
0 |
T31 |
504 |
504 |
0 |
0 |
T33 |
0 |
86696 |
0 |
0 |
T35 |
0 |
576 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155559915 |
5901083 |
0 |
0 |
T10 |
39412 |
5375 |
0 |
0 |
T11 |
97626 |
0 |
0 |
0 |
T12 |
393231 |
0 |
0 |
0 |
T13 |
526073 |
0 |
0 |
0 |
T14 |
380312 |
0 |
0 |
0 |
T16 |
0 |
58868 |
0 |
0 |
T18 |
0 |
42038 |
0 |
0 |
T25 |
0 |
55938 |
0 |
0 |
T26 |
0 |
49664 |
0 |
0 |
T29 |
2232 |
541 |
0 |
0 |
T30 |
750 |
0 |
0 |
0 |
T31 |
504 |
0 |
0 |
0 |
T33 |
92237 |
0 |
0 |
0 |
T38 |
0 |
43615 |
0 |
0 |
T48 |
16596 |
0 |
0 |
0 |
T60 |
0 |
2893 |
0 |
0 |
T61 |
0 |
3211 |
0 |
0 |
T62 |
0 |
43163 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T7,T10,T11 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T10,T11 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T10,T29,T25 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T7,T10,T11 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T10,T29,T25 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T10,T29,T25 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T10,T29,T25 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T10,T29,T25 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T7,T10,T11 |
0 |
0 |
Covered |
T7,T10,T11 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T29,T25 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155559915 |
189630 |
0 |
0 |
T10 |
39412 |
171 |
0 |
0 |
T11 |
97626 |
0 |
0 |
0 |
T12 |
393231 |
0 |
0 |
0 |
T13 |
526073 |
0 |
0 |
0 |
T14 |
380312 |
0 |
0 |
0 |
T16 |
0 |
1892 |
0 |
0 |
T18 |
0 |
1351 |
0 |
0 |
T25 |
0 |
1802 |
0 |
0 |
T26 |
0 |
1597 |
0 |
0 |
T29 |
2232 |
17 |
0 |
0 |
T30 |
750 |
0 |
0 |
0 |
T31 |
504 |
0 |
0 |
0 |
T33 |
92237 |
0 |
0 |
0 |
T38 |
0 |
1404 |
0 |
0 |
T48 |
16596 |
0 |
0 |
0 |
T60 |
0 |
92 |
0 |
0 |
T61 |
0 |
103 |
0 |
0 |
T62 |
0 |
1392 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155559915 |
28230080 |
0 |
0 |
T7 |
119178 |
114280 |
0 |
0 |
T8 |
144200 |
0 |
0 |
0 |
T10 |
39412 |
38624 |
0 |
0 |
T11 |
97626 |
91752 |
0 |
0 |
T12 |
393231 |
0 |
0 |
0 |
T13 |
526073 |
0 |
0 |
0 |
T14 |
380312 |
0 |
0 |
0 |
T23 |
0 |
576 |
0 |
0 |
T24 |
0 |
288 |
0 |
0 |
T29 |
2232 |
2232 |
0 |
0 |
T30 |
750 |
648 |
0 |
0 |
T31 |
504 |
504 |
0 |
0 |
T33 |
0 |
86696 |
0 |
0 |
T35 |
0 |
576 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155559915 |
28230080 |
0 |
0 |
T7 |
119178 |
114280 |
0 |
0 |
T8 |
144200 |
0 |
0 |
0 |
T10 |
39412 |
38624 |
0 |
0 |
T11 |
97626 |
91752 |
0 |
0 |
T12 |
393231 |
0 |
0 |
0 |
T13 |
526073 |
0 |
0 |
0 |
T14 |
380312 |
0 |
0 |
0 |
T23 |
0 |
576 |
0 |
0 |
T24 |
0 |
288 |
0 |
0 |
T29 |
2232 |
2232 |
0 |
0 |
T30 |
750 |
648 |
0 |
0 |
T31 |
504 |
504 |
0 |
0 |
T33 |
0 |
86696 |
0 |
0 |
T35 |
0 |
576 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155559915 |
28230080 |
0 |
0 |
T7 |
119178 |
114280 |
0 |
0 |
T8 |
144200 |
0 |
0 |
0 |
T10 |
39412 |
38624 |
0 |
0 |
T11 |
97626 |
91752 |
0 |
0 |
T12 |
393231 |
0 |
0 |
0 |
T13 |
526073 |
0 |
0 |
0 |
T14 |
380312 |
0 |
0 |
0 |
T23 |
0 |
576 |
0 |
0 |
T24 |
0 |
288 |
0 |
0 |
T29 |
2232 |
2232 |
0 |
0 |
T30 |
750 |
648 |
0 |
0 |
T31 |
504 |
504 |
0 |
0 |
T33 |
0 |
86696 |
0 |
0 |
T35 |
0 |
576 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155559915 |
189630 |
0 |
0 |
T10 |
39412 |
171 |
0 |
0 |
T11 |
97626 |
0 |
0 |
0 |
T12 |
393231 |
0 |
0 |
0 |
T13 |
526073 |
0 |
0 |
0 |
T14 |
380312 |
0 |
0 |
0 |
T16 |
0 |
1892 |
0 |
0 |
T18 |
0 |
1351 |
0 |
0 |
T25 |
0 |
1802 |
0 |
0 |
T26 |
0 |
1597 |
0 |
0 |
T29 |
2232 |
17 |
0 |
0 |
T30 |
750 |
0 |
0 |
0 |
T31 |
504 |
0 |
0 |
0 |
T33 |
92237 |
0 |
0 |
0 |
T38 |
0 |
1404 |
0 |
0 |
T48 |
16596 |
0 |
0 |
0 |
T60 |
0 |
92 |
0 |
0 |
T61 |
0 |
103 |
0 |
0 |
T62 |
0 |
1392 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458618872 |
3328050 |
0 |
0 |
T1 |
31338 |
832 |
0 |
0 |
T2 |
161267 |
4654 |
0 |
0 |
T3 |
386430 |
832 |
0 |
0 |
T4 |
685461 |
832 |
0 |
0 |
T5 |
107023 |
3726 |
0 |
0 |
T6 |
44268 |
832 |
0 |
0 |
T7 |
130998 |
0 |
0 |
0 |
T8 |
148096 |
832 |
0 |
0 |
T9 |
3199 |
511 |
0 |
0 |
T10 |
23035 |
0 |
0 |
0 |
T12 |
0 |
22024 |
0 |
0 |
T13 |
0 |
6656 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458618872 |
458529849 |
0 |
0 |
T1 |
31338 |
31280 |
0 |
0 |
T2 |
161267 |
161179 |
0 |
0 |
T3 |
386430 |
386340 |
0 |
0 |
T4 |
685461 |
685382 |
0 |
0 |
T5 |
107023 |
107014 |
0 |
0 |
T6 |
44268 |
44204 |
0 |
0 |
T7 |
130998 |
130902 |
0 |
0 |
T8 |
148096 |
148015 |
0 |
0 |
T9 |
3199 |
3109 |
0 |
0 |
T10 |
23035 |
22952 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458618872 |
458529849 |
0 |
0 |
T1 |
31338 |
31280 |
0 |
0 |
T2 |
161267 |
161179 |
0 |
0 |
T3 |
386430 |
386340 |
0 |
0 |
T4 |
685461 |
685382 |
0 |
0 |
T5 |
107023 |
107014 |
0 |
0 |
T6 |
44268 |
44204 |
0 |
0 |
T7 |
130998 |
130902 |
0 |
0 |
T8 |
148096 |
148015 |
0 |
0 |
T9 |
3199 |
3109 |
0 |
0 |
T10 |
23035 |
22952 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458618872 |
458529849 |
0 |
0 |
T1 |
31338 |
31280 |
0 |
0 |
T2 |
161267 |
161179 |
0 |
0 |
T3 |
386430 |
386340 |
0 |
0 |
T4 |
685461 |
685382 |
0 |
0 |
T5 |
107023 |
107014 |
0 |
0 |
T6 |
44268 |
44204 |
0 |
0 |
T7 |
130998 |
130902 |
0 |
0 |
T8 |
148096 |
148015 |
0 |
0 |
T9 |
3199 |
3109 |
0 |
0 |
T10 |
23035 |
22952 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458618872 |
3328050 |
0 |
0 |
T1 |
31338 |
832 |
0 |
0 |
T2 |
161267 |
4654 |
0 |
0 |
T3 |
386430 |
832 |
0 |
0 |
T4 |
685461 |
832 |
0 |
0 |
T5 |
107023 |
3726 |
0 |
0 |
T6 |
44268 |
832 |
0 |
0 |
T7 |
130998 |
0 |
0 |
0 |
T8 |
148096 |
832 |
0 |
0 |
T9 |
3199 |
511 |
0 |
0 |
T10 |
23035 |
0 |
0 |
0 |
T12 |
0 |
22024 |
0 |
0 |
T13 |
0 |
6656 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458618872 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458618872 |
458529849 |
0 |
0 |
T1 |
31338 |
31280 |
0 |
0 |
T2 |
161267 |
161179 |
0 |
0 |
T3 |
386430 |
386340 |
0 |
0 |
T4 |
685461 |
685382 |
0 |
0 |
T5 |
107023 |
107014 |
0 |
0 |
T6 |
44268 |
44204 |
0 |
0 |
T7 |
130998 |
130902 |
0 |
0 |
T8 |
148096 |
148015 |
0 |
0 |
T9 |
3199 |
3109 |
0 |
0 |
T10 |
23035 |
22952 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458618872 |
458529849 |
0 |
0 |
T1 |
31338 |
31280 |
0 |
0 |
T2 |
161267 |
161179 |
0 |
0 |
T3 |
386430 |
386340 |
0 |
0 |
T4 |
685461 |
685382 |
0 |
0 |
T5 |
107023 |
107014 |
0 |
0 |
T6 |
44268 |
44204 |
0 |
0 |
T7 |
130998 |
130902 |
0 |
0 |
T8 |
148096 |
148015 |
0 |
0 |
T9 |
3199 |
3109 |
0 |
0 |
T10 |
23035 |
22952 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458618872 |
458529849 |
0 |
0 |
T1 |
31338 |
31280 |
0 |
0 |
T2 |
161267 |
161179 |
0 |
0 |
T3 |
386430 |
386340 |
0 |
0 |
T4 |
685461 |
685382 |
0 |
0 |
T5 |
107023 |
107014 |
0 |
0 |
T6 |
44268 |
44204 |
0 |
0 |
T7 |
130998 |
130902 |
0 |
0 |
T8 |
148096 |
148015 |
0 |
0 |
T9 |
3199 |
3109 |
0 |
0 |
T10 |
23035 |
22952 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458618872 |
0 |
0 |
0 |