Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T8 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T8 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T11,T12,T13 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T8 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T11,T12,T13 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T11,T12,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T11,T12,T13 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T11,T12,T13 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T12,T13 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Covered | T11,T12,T13 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T8 |
0 |
0 |
Covered |
T2,T3,T8 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160586126 |
23676772 |
0 |
0 |
T11 |
143710 |
7384 |
0 |
0 |
T12 |
665576 |
43326 |
0 |
0 |
T13 |
268683 |
12341 |
0 |
0 |
T14 |
240779 |
118491 |
0 |
0 |
T15 |
3312 |
0 |
0 |
0 |
T16 |
27977 |
4444 |
0 |
0 |
T17 |
176750 |
1987 |
0 |
0 |
T25 |
68287 |
0 |
0 |
0 |
T26 |
52630 |
13193 |
0 |
0 |
T32 |
473 |
0 |
0 |
0 |
T39 |
0 |
76888 |
0 |
0 |
T43 |
0 |
112 |
0 |
0 |
T44 |
0 |
4 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160586126 |
130741761 |
0 |
0 |
T2 |
35506 |
35506 |
0 |
0 |
T3 |
3712 |
3712 |
0 |
0 |
T4 |
107805 |
0 |
0 |
0 |
T7 |
122677 |
0 |
0 |
0 |
T8 |
2552 |
2552 |
0 |
0 |
T9 |
360 |
0 |
0 |
0 |
T11 |
143710 |
143710 |
0 |
0 |
T12 |
665576 |
419349 |
0 |
0 |
T13 |
268683 |
241811 |
0 |
0 |
T14 |
0 |
239116 |
0 |
0 |
T15 |
0 |
3312 |
0 |
0 |
T16 |
0 |
27568 |
0 |
0 |
T17 |
0 |
57355 |
0 |
0 |
T25 |
68287 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160586126 |
130741761 |
0 |
0 |
T2 |
35506 |
35506 |
0 |
0 |
T3 |
3712 |
3712 |
0 |
0 |
T4 |
107805 |
0 |
0 |
0 |
T7 |
122677 |
0 |
0 |
0 |
T8 |
2552 |
2552 |
0 |
0 |
T9 |
360 |
0 |
0 |
0 |
T11 |
143710 |
143710 |
0 |
0 |
T12 |
665576 |
419349 |
0 |
0 |
T13 |
268683 |
241811 |
0 |
0 |
T14 |
0 |
239116 |
0 |
0 |
T15 |
0 |
3312 |
0 |
0 |
T16 |
0 |
27568 |
0 |
0 |
T17 |
0 |
57355 |
0 |
0 |
T25 |
68287 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160586126 |
130741761 |
0 |
0 |
T2 |
35506 |
35506 |
0 |
0 |
T3 |
3712 |
3712 |
0 |
0 |
T4 |
107805 |
0 |
0 |
0 |
T7 |
122677 |
0 |
0 |
0 |
T8 |
2552 |
2552 |
0 |
0 |
T9 |
360 |
0 |
0 |
0 |
T11 |
143710 |
143710 |
0 |
0 |
T12 |
665576 |
419349 |
0 |
0 |
T13 |
268683 |
241811 |
0 |
0 |
T14 |
0 |
239116 |
0 |
0 |
T15 |
0 |
3312 |
0 |
0 |
T16 |
0 |
27568 |
0 |
0 |
T17 |
0 |
57355 |
0 |
0 |
T25 |
68287 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160586126 |
23676772 |
0 |
0 |
T11 |
143710 |
7384 |
0 |
0 |
T12 |
665576 |
43326 |
0 |
0 |
T13 |
268683 |
12341 |
0 |
0 |
T14 |
240779 |
118491 |
0 |
0 |
T15 |
3312 |
0 |
0 |
0 |
T16 |
27977 |
4444 |
0 |
0 |
T17 |
176750 |
1987 |
0 |
0 |
T25 |
68287 |
0 |
0 |
0 |
T26 |
52630 |
13193 |
0 |
0 |
T32 |
473 |
0 |
0 |
0 |
T39 |
0 |
76888 |
0 |
0 |
T43 |
0 |
112 |
0 |
0 |
T44 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T8 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T8 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T11,T12,T13 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T8 |
1 | 0 | 1 | Covered | T11,T12,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T11,T12,T13 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T11,T12,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T11,T12,T13 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T11,T12,T13 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T12,T13 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T13 |
1 | 0 | Covered | T11,T12,T13 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T8 |
0 |
0 |
Covered |
T2,T3,T8 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160586126 |
24897208 |
0 |
0 |
T11 |
143710 |
7914 |
0 |
0 |
T12 |
665576 |
45022 |
0 |
0 |
T13 |
268683 |
12838 |
0 |
0 |
T14 |
240779 |
125549 |
0 |
0 |
T15 |
3312 |
0 |
0 |
0 |
T16 |
27977 |
4628 |
0 |
0 |
T17 |
176750 |
2049 |
0 |
0 |
T25 |
68287 |
0 |
0 |
0 |
T26 |
52630 |
13998 |
0 |
0 |
T32 |
473 |
0 |
0 |
0 |
T39 |
0 |
80887 |
0 |
0 |
T40 |
0 |
20572 |
0 |
0 |
T43 |
0 |
112 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160586126 |
130741761 |
0 |
0 |
T2 |
35506 |
35506 |
0 |
0 |
T3 |
3712 |
3712 |
0 |
0 |
T4 |
107805 |
0 |
0 |
0 |
T7 |
122677 |
0 |
0 |
0 |
T8 |
2552 |
2552 |
0 |
0 |
T9 |
360 |
0 |
0 |
0 |
T11 |
143710 |
143710 |
0 |
0 |
T12 |
665576 |
419349 |
0 |
0 |
T13 |
268683 |
241811 |
0 |
0 |
T14 |
0 |
239116 |
0 |
0 |
T15 |
0 |
3312 |
0 |
0 |
T16 |
0 |
27568 |
0 |
0 |
T17 |
0 |
57355 |
0 |
0 |
T25 |
68287 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160586126 |
130741761 |
0 |
0 |
T2 |
35506 |
35506 |
0 |
0 |
T3 |
3712 |
3712 |
0 |
0 |
T4 |
107805 |
0 |
0 |
0 |
T7 |
122677 |
0 |
0 |
0 |
T8 |
2552 |
2552 |
0 |
0 |
T9 |
360 |
0 |
0 |
0 |
T11 |
143710 |
143710 |
0 |
0 |
T12 |
665576 |
419349 |
0 |
0 |
T13 |
268683 |
241811 |
0 |
0 |
T14 |
0 |
239116 |
0 |
0 |
T15 |
0 |
3312 |
0 |
0 |
T16 |
0 |
27568 |
0 |
0 |
T17 |
0 |
57355 |
0 |
0 |
T25 |
68287 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160586126 |
130741761 |
0 |
0 |
T2 |
35506 |
35506 |
0 |
0 |
T3 |
3712 |
3712 |
0 |
0 |
T4 |
107805 |
0 |
0 |
0 |
T7 |
122677 |
0 |
0 |
0 |
T8 |
2552 |
2552 |
0 |
0 |
T9 |
360 |
0 |
0 |
0 |
T11 |
143710 |
143710 |
0 |
0 |
T12 |
665576 |
419349 |
0 |
0 |
T13 |
268683 |
241811 |
0 |
0 |
T14 |
0 |
239116 |
0 |
0 |
T15 |
0 |
3312 |
0 |
0 |
T16 |
0 |
27568 |
0 |
0 |
T17 |
0 |
57355 |
0 |
0 |
T25 |
68287 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160586126 |
24897208 |
0 |
0 |
T11 |
143710 |
7914 |
0 |
0 |
T12 |
665576 |
45022 |
0 |
0 |
T13 |
268683 |
12838 |
0 |
0 |
T14 |
240779 |
125549 |
0 |
0 |
T15 |
3312 |
0 |
0 |
0 |
T16 |
27977 |
4628 |
0 |
0 |
T17 |
176750 |
2049 |
0 |
0 |
T25 |
68287 |
0 |
0 |
0 |
T26 |
52630 |
13998 |
0 |
0 |
T32 |
473 |
0 |
0 |
0 |
T39 |
0 |
80887 |
0 |
0 |
T40 |
0 |
20572 |
0 |
0 |
T43 |
0 |
112 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T8 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T8 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T8 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T8 |
0 |
0 |
Covered |
T2,T3,T8 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160586126 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160586126 |
130741761 |
0 |
0 |
T2 |
35506 |
35506 |
0 |
0 |
T3 |
3712 |
3712 |
0 |
0 |
T4 |
107805 |
0 |
0 |
0 |
T7 |
122677 |
0 |
0 |
0 |
T8 |
2552 |
2552 |
0 |
0 |
T9 |
360 |
0 |
0 |
0 |
T11 |
143710 |
143710 |
0 |
0 |
T12 |
665576 |
419349 |
0 |
0 |
T13 |
268683 |
241811 |
0 |
0 |
T14 |
0 |
239116 |
0 |
0 |
T15 |
0 |
3312 |
0 |
0 |
T16 |
0 |
27568 |
0 |
0 |
T17 |
0 |
57355 |
0 |
0 |
T25 |
68287 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160586126 |
130741761 |
0 |
0 |
T2 |
35506 |
35506 |
0 |
0 |
T3 |
3712 |
3712 |
0 |
0 |
T4 |
107805 |
0 |
0 |
0 |
T7 |
122677 |
0 |
0 |
0 |
T8 |
2552 |
2552 |
0 |
0 |
T9 |
360 |
0 |
0 |
0 |
T11 |
143710 |
143710 |
0 |
0 |
T12 |
665576 |
419349 |
0 |
0 |
T13 |
268683 |
241811 |
0 |
0 |
T14 |
0 |
239116 |
0 |
0 |
T15 |
0 |
3312 |
0 |
0 |
T16 |
0 |
27568 |
0 |
0 |
T17 |
0 |
57355 |
0 |
0 |
T25 |
68287 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160586126 |
130741761 |
0 |
0 |
T2 |
35506 |
35506 |
0 |
0 |
T3 |
3712 |
3712 |
0 |
0 |
T4 |
107805 |
0 |
0 |
0 |
T7 |
122677 |
0 |
0 |
0 |
T8 |
2552 |
2552 |
0 |
0 |
T9 |
360 |
0 |
0 |
0 |
T11 |
143710 |
143710 |
0 |
0 |
T12 |
665576 |
419349 |
0 |
0 |
T13 |
268683 |
241811 |
0 |
0 |
T14 |
0 |
239116 |
0 |
0 |
T15 |
0 |
3312 |
0 |
0 |
T16 |
0 |
27568 |
0 |
0 |
T17 |
0 |
57355 |
0 |
0 |
T25 |
68287 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160586126 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T12,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T7 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T12,T13 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T4,T7 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T12,T13 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T12,T13 |
1 | 0 | 1 | Covered | T4,T12,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T12,T13 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T12,T13 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T12,T13 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T12,T13 |
1 | 0 | Covered | T4,T12,T13 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T12,T13 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T4,T7 |
0 |
0 |
Covered |
T1,T4,T7 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T12,T13 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160586126 |
6384501 |
0 |
0 |
T4 |
107805 |
46378 |
0 |
0 |
T7 |
122677 |
0 |
0 |
0 |
T8 |
2552 |
0 |
0 |
0 |
T9 |
360 |
0 |
0 |
0 |
T11 |
143710 |
0 |
0 |
0 |
T12 |
665576 |
42034 |
0 |
0 |
T13 |
268683 |
9382 |
0 |
0 |
T14 |
240779 |
0 |
0 |
0 |
T15 |
3312 |
0 |
0 |
0 |
T17 |
0 |
24966 |
0 |
0 |
T19 |
0 |
59020 |
0 |
0 |
T20 |
0 |
111267 |
0 |
0 |
T21 |
0 |
53804 |
0 |
0 |
T25 |
68287 |
0 |
0 |
0 |
T27 |
0 |
54996 |
0 |
0 |
T28 |
0 |
47679 |
0 |
0 |
T46 |
0 |
20214 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160586126 |
28350791 |
0 |
0 |
T1 |
49819 |
47520 |
0 |
0 |
T2 |
35506 |
0 |
0 |
0 |
T3 |
3712 |
0 |
0 |
0 |
T4 |
107805 |
104312 |
0 |
0 |
T7 |
122677 |
113032 |
0 |
0 |
T8 |
2552 |
0 |
0 |
0 |
T9 |
360 |
360 |
0 |
0 |
T11 |
143710 |
0 |
0 |
0 |
T12 |
665576 |
236952 |
0 |
0 |
T13 |
268683 |
23352 |
0 |
0 |
T17 |
0 |
112616 |
0 |
0 |
T25 |
0 |
62688 |
0 |
0 |
T27 |
0 |
114768 |
0 |
0 |
T28 |
0 |
158920 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160586126 |
28350791 |
0 |
0 |
T1 |
49819 |
47520 |
0 |
0 |
T2 |
35506 |
0 |
0 |
0 |
T3 |
3712 |
0 |
0 |
0 |
T4 |
107805 |
104312 |
0 |
0 |
T7 |
122677 |
113032 |
0 |
0 |
T8 |
2552 |
0 |
0 |
0 |
T9 |
360 |
360 |
0 |
0 |
T11 |
143710 |
0 |
0 |
0 |
T12 |
665576 |
236952 |
0 |
0 |
T13 |
268683 |
23352 |
0 |
0 |
T17 |
0 |
112616 |
0 |
0 |
T25 |
0 |
62688 |
0 |
0 |
T27 |
0 |
114768 |
0 |
0 |
T28 |
0 |
158920 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160586126 |
28350791 |
0 |
0 |
T1 |
49819 |
47520 |
0 |
0 |
T2 |
35506 |
0 |
0 |
0 |
T3 |
3712 |
0 |
0 |
0 |
T4 |
107805 |
104312 |
0 |
0 |
T7 |
122677 |
113032 |
0 |
0 |
T8 |
2552 |
0 |
0 |
0 |
T9 |
360 |
360 |
0 |
0 |
T11 |
143710 |
0 |
0 |
0 |
T12 |
665576 |
236952 |
0 |
0 |
T13 |
268683 |
23352 |
0 |
0 |
T17 |
0 |
112616 |
0 |
0 |
T25 |
0 |
62688 |
0 |
0 |
T27 |
0 |
114768 |
0 |
0 |
T28 |
0 |
158920 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160586126 |
6384501 |
0 |
0 |
T4 |
107805 |
46378 |
0 |
0 |
T7 |
122677 |
0 |
0 |
0 |
T8 |
2552 |
0 |
0 |
0 |
T9 |
360 |
0 |
0 |
0 |
T11 |
143710 |
0 |
0 |
0 |
T12 |
665576 |
42034 |
0 |
0 |
T13 |
268683 |
9382 |
0 |
0 |
T14 |
240779 |
0 |
0 |
0 |
T15 |
3312 |
0 |
0 |
0 |
T17 |
0 |
24966 |
0 |
0 |
T19 |
0 |
59020 |
0 |
0 |
T20 |
0 |
111267 |
0 |
0 |
T21 |
0 |
53804 |
0 |
0 |
T25 |
68287 |
0 |
0 |
0 |
T27 |
0 |
54996 |
0 |
0 |
T28 |
0 |
47679 |
0 |
0 |
T46 |
0 |
20214 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T7 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T12,T13 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T4,T7 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T12,T13 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T12,T13 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T12,T13 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T12,T13 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T4,T7 |
0 |
0 |
Covered |
T1,T4,T7 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T12,T13 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160586126 |
205212 |
0 |
0 |
T4 |
107805 |
1485 |
0 |
0 |
T7 |
122677 |
0 |
0 |
0 |
T8 |
2552 |
0 |
0 |
0 |
T9 |
360 |
0 |
0 |
0 |
T11 |
143710 |
0 |
0 |
0 |
T12 |
665576 |
1349 |
0 |
0 |
T13 |
268683 |
301 |
0 |
0 |
T14 |
240779 |
0 |
0 |
0 |
T15 |
3312 |
0 |
0 |
0 |
T17 |
0 |
802 |
0 |
0 |
T19 |
0 |
1898 |
0 |
0 |
T20 |
0 |
3582 |
0 |
0 |
T21 |
0 |
1729 |
0 |
0 |
T25 |
68287 |
0 |
0 |
0 |
T27 |
0 |
1763 |
0 |
0 |
T28 |
0 |
1537 |
0 |
0 |
T46 |
0 |
648 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160586126 |
28350791 |
0 |
0 |
T1 |
49819 |
47520 |
0 |
0 |
T2 |
35506 |
0 |
0 |
0 |
T3 |
3712 |
0 |
0 |
0 |
T4 |
107805 |
104312 |
0 |
0 |
T7 |
122677 |
113032 |
0 |
0 |
T8 |
2552 |
0 |
0 |
0 |
T9 |
360 |
360 |
0 |
0 |
T11 |
143710 |
0 |
0 |
0 |
T12 |
665576 |
236952 |
0 |
0 |
T13 |
268683 |
23352 |
0 |
0 |
T17 |
0 |
112616 |
0 |
0 |
T25 |
0 |
62688 |
0 |
0 |
T27 |
0 |
114768 |
0 |
0 |
T28 |
0 |
158920 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160586126 |
28350791 |
0 |
0 |
T1 |
49819 |
47520 |
0 |
0 |
T2 |
35506 |
0 |
0 |
0 |
T3 |
3712 |
0 |
0 |
0 |
T4 |
107805 |
104312 |
0 |
0 |
T7 |
122677 |
113032 |
0 |
0 |
T8 |
2552 |
0 |
0 |
0 |
T9 |
360 |
360 |
0 |
0 |
T11 |
143710 |
0 |
0 |
0 |
T12 |
665576 |
236952 |
0 |
0 |
T13 |
268683 |
23352 |
0 |
0 |
T17 |
0 |
112616 |
0 |
0 |
T25 |
0 |
62688 |
0 |
0 |
T27 |
0 |
114768 |
0 |
0 |
T28 |
0 |
158920 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160586126 |
28350791 |
0 |
0 |
T1 |
49819 |
47520 |
0 |
0 |
T2 |
35506 |
0 |
0 |
0 |
T3 |
3712 |
0 |
0 |
0 |
T4 |
107805 |
104312 |
0 |
0 |
T7 |
122677 |
113032 |
0 |
0 |
T8 |
2552 |
0 |
0 |
0 |
T9 |
360 |
360 |
0 |
0 |
T11 |
143710 |
0 |
0 |
0 |
T12 |
665576 |
236952 |
0 |
0 |
T13 |
268683 |
23352 |
0 |
0 |
T17 |
0 |
112616 |
0 |
0 |
T25 |
0 |
62688 |
0 |
0 |
T27 |
0 |
114768 |
0 |
0 |
T28 |
0 |
158920 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160586126 |
205212 |
0 |
0 |
T4 |
107805 |
1485 |
0 |
0 |
T7 |
122677 |
0 |
0 |
0 |
T8 |
2552 |
0 |
0 |
0 |
T9 |
360 |
0 |
0 |
0 |
T11 |
143710 |
0 |
0 |
0 |
T12 |
665576 |
1349 |
0 |
0 |
T13 |
268683 |
301 |
0 |
0 |
T14 |
240779 |
0 |
0 |
0 |
T15 |
3312 |
0 |
0 |
0 |
T17 |
0 |
802 |
0 |
0 |
T19 |
0 |
1898 |
0 |
0 |
T20 |
0 |
3582 |
0 |
0 |
T21 |
0 |
1729 |
0 |
0 |
T25 |
68287 |
0 |
0 |
0 |
T27 |
0 |
1763 |
0 |
0 |
T28 |
0 |
1537 |
0 |
0 |
T46 |
0 |
648 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T11,T12 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T8 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T8 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T8 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T8 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
501402330 |
3637386 |
0 |
0 |
T2 |
15336 |
832 |
0 |
0 |
T3 |
3902 |
832 |
0 |
0 |
T4 |
425150 |
0 |
0 |
0 |
T5 |
1263 |
0 |
0 |
0 |
T6 |
793 |
0 |
0 |
0 |
T7 |
49324 |
0 |
0 |
0 |
T8 |
18551 |
832 |
0 |
0 |
T9 |
4593 |
0 |
0 |
0 |
T10 |
1729 |
0 |
0 |
0 |
T11 |
0 |
833 |
0 |
0 |
T12 |
0 |
23969 |
0 |
0 |
T13 |
0 |
13773 |
0 |
0 |
T14 |
0 |
4160 |
0 |
0 |
T15 |
0 |
832 |
0 |
0 |
T16 |
0 |
3783 |
0 |
0 |
T23 |
1185 |
0 |
0 |
0 |
T24 |
0 |
2555 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
501402330 |
501311691 |
0 |
0 |
T1 |
38666 |
38575 |
0 |
0 |
T2 |
15336 |
15239 |
0 |
0 |
T3 |
3902 |
3847 |
0 |
0 |
T4 |
425150 |
425080 |
0 |
0 |
T5 |
1263 |
1172 |
0 |
0 |
T6 |
793 |
725 |
0 |
0 |
T7 |
49324 |
49236 |
0 |
0 |
T8 |
18551 |
18482 |
0 |
0 |
T9 |
4593 |
4523 |
0 |
0 |
T10 |
1729 |
1652 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
501402330 |
501311691 |
0 |
0 |
T1 |
38666 |
38575 |
0 |
0 |
T2 |
15336 |
15239 |
0 |
0 |
T3 |
3902 |
3847 |
0 |
0 |
T4 |
425150 |
425080 |
0 |
0 |
T5 |
1263 |
1172 |
0 |
0 |
T6 |
793 |
725 |
0 |
0 |
T7 |
49324 |
49236 |
0 |
0 |
T8 |
18551 |
18482 |
0 |
0 |
T9 |
4593 |
4523 |
0 |
0 |
T10 |
1729 |
1652 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
501402330 |
501311691 |
0 |
0 |
T1 |
38666 |
38575 |
0 |
0 |
T2 |
15336 |
15239 |
0 |
0 |
T3 |
3902 |
3847 |
0 |
0 |
T4 |
425150 |
425080 |
0 |
0 |
T5 |
1263 |
1172 |
0 |
0 |
T6 |
793 |
725 |
0 |
0 |
T7 |
49324 |
49236 |
0 |
0 |
T8 |
18551 |
18482 |
0 |
0 |
T9 |
4593 |
4523 |
0 |
0 |
T10 |
1729 |
1652 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
501402330 |
3637386 |
0 |
0 |
T2 |
15336 |
832 |
0 |
0 |
T3 |
3902 |
832 |
0 |
0 |
T4 |
425150 |
0 |
0 |
0 |
T5 |
1263 |
0 |
0 |
0 |
T6 |
793 |
0 |
0 |
0 |
T7 |
49324 |
0 |
0 |
0 |
T8 |
18551 |
832 |
0 |
0 |
T9 |
4593 |
0 |
0 |
0 |
T10 |
1729 |
0 |
0 |
0 |
T11 |
0 |
833 |
0 |
0 |
T12 |
0 |
23969 |
0 |
0 |
T13 |
0 |
13773 |
0 |
0 |
T14 |
0 |
4160 |
0 |
0 |
T15 |
0 |
832 |
0 |
0 |
T16 |
0 |
3783 |
0 |
0 |
T23 |
1185 |
0 |
0 |
0 |
T24 |
0 |
2555 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
501402330 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
501402330 |
501311691 |
0 |
0 |
T1 |
38666 |
38575 |
0 |
0 |
T2 |
15336 |
15239 |
0 |
0 |
T3 |
3902 |
3847 |
0 |
0 |
T4 |
425150 |
425080 |
0 |
0 |
T5 |
1263 |
1172 |
0 |
0 |
T6 |
793 |
725 |
0 |
0 |
T7 |
49324 |
49236 |
0 |
0 |
T8 |
18551 |
18482 |
0 |
0 |
T9 |
4593 |
4523 |
0 |
0 |
T10 |
1729 |
1652 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
501402330 |
501311691 |
0 |
0 |
T1 |
38666 |
38575 |
0 |
0 |
T2 |
15336 |
15239 |
0 |
0 |
T3 |
3902 |
3847 |
0 |
0 |
T4 |
425150 |
425080 |
0 |
0 |
T5 |
1263 |
1172 |
0 |
0 |
T6 |
793 |
725 |
0 |
0 |
T7 |
49324 |
49236 |
0 |
0 |
T8 |
18551 |
18482 |
0 |
0 |
T9 |
4593 |
4523 |
0 |
0 |
T10 |
1729 |
1652 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
501402330 |
501311691 |
0 |
0 |
T1 |
38666 |
38575 |
0 |
0 |
T2 |
15336 |
15239 |
0 |
0 |
T3 |
3902 |
3847 |
0 |
0 |
T4 |
425150 |
425080 |
0 |
0 |
T5 |
1263 |
1172 |
0 |
0 |
T6 |
793 |
725 |
0 |
0 |
T7 |
49324 |
49236 |
0 |
0 |
T8 |
18551 |
18482 |
0 |
0 |
T9 |
4593 |
4523 |
0 |
0 |
T10 |
1729 |
1652 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
501402330 |
0 |
0 |
0 |