Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T4,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T8 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T4,T8 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T8 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T8 |
1 | 0 | Covered | T3,T4,T8 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T8 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T4,T5 |
0 |
0 |
Covered |
T3,T4,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T8 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152042991 |
21708776 |
0 |
0 |
T3 |
747916 |
74247 |
0 |
0 |
T4 |
33408 |
7387 |
0 |
0 |
T5 |
23648 |
0 |
0 |
0 |
T8 |
28320 |
4622 |
0 |
0 |
T9 |
20528 |
0 |
0 |
0 |
T10 |
757 |
0 |
0 |
0 |
T11 |
18746 |
17563 |
0 |
0 |
T12 |
2228 |
0 |
0 |
0 |
T13 |
126780 |
35110 |
0 |
0 |
T14 |
112355 |
88244 |
0 |
0 |
T15 |
0 |
45919 |
0 |
0 |
T24 |
0 |
94476 |
0 |
0 |
T37 |
0 |
85481 |
0 |
0 |
T38 |
0 |
94571 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152042991 |
121738731 |
0 |
0 |
T3 |
747916 |
588949 |
0 |
0 |
T4 |
33408 |
33408 |
0 |
0 |
T5 |
23648 |
23648 |
0 |
0 |
T8 |
28320 |
28320 |
0 |
0 |
T9 |
20528 |
20528 |
0 |
0 |
T10 |
757 |
0 |
0 |
0 |
T11 |
18746 |
18746 |
0 |
0 |
T12 |
2228 |
2228 |
0 |
0 |
T13 |
126780 |
126248 |
0 |
0 |
T14 |
112355 |
774051 |
0 |
0 |
T15 |
0 |
392114 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152042991 |
121738731 |
0 |
0 |
T3 |
747916 |
588949 |
0 |
0 |
T4 |
33408 |
33408 |
0 |
0 |
T5 |
23648 |
23648 |
0 |
0 |
T8 |
28320 |
28320 |
0 |
0 |
T9 |
20528 |
20528 |
0 |
0 |
T10 |
757 |
0 |
0 |
0 |
T11 |
18746 |
18746 |
0 |
0 |
T12 |
2228 |
2228 |
0 |
0 |
T13 |
126780 |
126248 |
0 |
0 |
T14 |
112355 |
774051 |
0 |
0 |
T15 |
0 |
392114 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152042991 |
121738731 |
0 |
0 |
T3 |
747916 |
588949 |
0 |
0 |
T4 |
33408 |
33408 |
0 |
0 |
T5 |
23648 |
23648 |
0 |
0 |
T8 |
28320 |
28320 |
0 |
0 |
T9 |
20528 |
20528 |
0 |
0 |
T10 |
757 |
0 |
0 |
0 |
T11 |
18746 |
18746 |
0 |
0 |
T12 |
2228 |
2228 |
0 |
0 |
T13 |
126780 |
126248 |
0 |
0 |
T14 |
112355 |
774051 |
0 |
0 |
T15 |
0 |
392114 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152042991 |
21708776 |
0 |
0 |
T3 |
747916 |
74247 |
0 |
0 |
T4 |
33408 |
7387 |
0 |
0 |
T5 |
23648 |
0 |
0 |
0 |
T8 |
28320 |
4622 |
0 |
0 |
T9 |
20528 |
0 |
0 |
0 |
T10 |
757 |
0 |
0 |
0 |
T11 |
18746 |
17563 |
0 |
0 |
T12 |
2228 |
0 |
0 |
0 |
T13 |
126780 |
35110 |
0 |
0 |
T14 |
112355 |
88244 |
0 |
0 |
T15 |
0 |
45919 |
0 |
0 |
T24 |
0 |
94476 |
0 |
0 |
T37 |
0 |
85481 |
0 |
0 |
T38 |
0 |
94571 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T4,T5 |
1 | 0 | 1 | Covered | T3,T4,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T8 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T4,T8 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T8 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T8 |
1 | 0 | Covered | T3,T4,T8 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T8 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T4,T5 |
0 |
0 |
Covered |
T3,T4,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T8 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152042991 |
22804442 |
0 |
0 |
T3 |
747916 |
78268 |
0 |
0 |
T4 |
33408 |
8320 |
0 |
0 |
T5 |
23648 |
0 |
0 |
0 |
T8 |
28320 |
4768 |
0 |
0 |
T9 |
20528 |
0 |
0 |
0 |
T10 |
757 |
0 |
0 |
0 |
T11 |
18746 |
18442 |
0 |
0 |
T12 |
2228 |
0 |
0 |
0 |
T13 |
126780 |
36594 |
0 |
0 |
T14 |
112355 |
93033 |
0 |
0 |
T15 |
0 |
47417 |
0 |
0 |
T24 |
0 |
98049 |
0 |
0 |
T37 |
0 |
90711 |
0 |
0 |
T38 |
0 |
101580 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152042991 |
121738731 |
0 |
0 |
T3 |
747916 |
588949 |
0 |
0 |
T4 |
33408 |
33408 |
0 |
0 |
T5 |
23648 |
23648 |
0 |
0 |
T8 |
28320 |
28320 |
0 |
0 |
T9 |
20528 |
20528 |
0 |
0 |
T10 |
757 |
0 |
0 |
0 |
T11 |
18746 |
18746 |
0 |
0 |
T12 |
2228 |
2228 |
0 |
0 |
T13 |
126780 |
126248 |
0 |
0 |
T14 |
112355 |
774051 |
0 |
0 |
T15 |
0 |
392114 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152042991 |
121738731 |
0 |
0 |
T3 |
747916 |
588949 |
0 |
0 |
T4 |
33408 |
33408 |
0 |
0 |
T5 |
23648 |
23648 |
0 |
0 |
T8 |
28320 |
28320 |
0 |
0 |
T9 |
20528 |
20528 |
0 |
0 |
T10 |
757 |
0 |
0 |
0 |
T11 |
18746 |
18746 |
0 |
0 |
T12 |
2228 |
2228 |
0 |
0 |
T13 |
126780 |
126248 |
0 |
0 |
T14 |
112355 |
774051 |
0 |
0 |
T15 |
0 |
392114 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152042991 |
121738731 |
0 |
0 |
T3 |
747916 |
588949 |
0 |
0 |
T4 |
33408 |
33408 |
0 |
0 |
T5 |
23648 |
23648 |
0 |
0 |
T8 |
28320 |
28320 |
0 |
0 |
T9 |
20528 |
20528 |
0 |
0 |
T10 |
757 |
0 |
0 |
0 |
T11 |
18746 |
18746 |
0 |
0 |
T12 |
2228 |
2228 |
0 |
0 |
T13 |
126780 |
126248 |
0 |
0 |
T14 |
112355 |
774051 |
0 |
0 |
T15 |
0 |
392114 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152042991 |
22804442 |
0 |
0 |
T3 |
747916 |
78268 |
0 |
0 |
T4 |
33408 |
8320 |
0 |
0 |
T5 |
23648 |
0 |
0 |
0 |
T8 |
28320 |
4768 |
0 |
0 |
T9 |
20528 |
0 |
0 |
0 |
T10 |
757 |
0 |
0 |
0 |
T11 |
18746 |
18442 |
0 |
0 |
T12 |
2228 |
0 |
0 |
0 |
T13 |
126780 |
36594 |
0 |
0 |
T14 |
112355 |
93033 |
0 |
0 |
T15 |
0 |
47417 |
0 |
0 |
T24 |
0 |
98049 |
0 |
0 |
T37 |
0 |
90711 |
0 |
0 |
T38 |
0 |
101580 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T4,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T4,T5 |
0 |
0 |
Covered |
T3,T4,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152042991 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152042991 |
121738731 |
0 |
0 |
T3 |
747916 |
588949 |
0 |
0 |
T4 |
33408 |
33408 |
0 |
0 |
T5 |
23648 |
23648 |
0 |
0 |
T8 |
28320 |
28320 |
0 |
0 |
T9 |
20528 |
20528 |
0 |
0 |
T10 |
757 |
0 |
0 |
0 |
T11 |
18746 |
18746 |
0 |
0 |
T12 |
2228 |
2228 |
0 |
0 |
T13 |
126780 |
126248 |
0 |
0 |
T14 |
112355 |
774051 |
0 |
0 |
T15 |
0 |
392114 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152042991 |
121738731 |
0 |
0 |
T3 |
747916 |
588949 |
0 |
0 |
T4 |
33408 |
33408 |
0 |
0 |
T5 |
23648 |
23648 |
0 |
0 |
T8 |
28320 |
28320 |
0 |
0 |
T9 |
20528 |
20528 |
0 |
0 |
T10 |
757 |
0 |
0 |
0 |
T11 |
18746 |
18746 |
0 |
0 |
T12 |
2228 |
2228 |
0 |
0 |
T13 |
126780 |
126248 |
0 |
0 |
T14 |
112355 |
774051 |
0 |
0 |
T15 |
0 |
392114 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152042991 |
121738731 |
0 |
0 |
T3 |
747916 |
588949 |
0 |
0 |
T4 |
33408 |
33408 |
0 |
0 |
T5 |
23648 |
23648 |
0 |
0 |
T8 |
28320 |
28320 |
0 |
0 |
T9 |
20528 |
20528 |
0 |
0 |
T10 |
757 |
0 |
0 |
0 |
T11 |
18746 |
18746 |
0 |
0 |
T12 |
2228 |
2228 |
0 |
0 |
T13 |
126780 |
126248 |
0 |
0 |
T14 |
112355 |
774051 |
0 |
0 |
T15 |
0 |
392114 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152042991 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T14 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T10 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T10 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T14 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T10 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T14 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T14 |
1 | 0 | 1 | Covered | T2,T3,T14 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T14 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T14 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T14 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T14 |
1 | 0 | Covered | T2,T3,T14 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T14 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T10 |
0 |
0 |
Covered |
T2,T3,T10 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T14 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152042991 |
6317440 |
0 |
0 |
T2 |
69727 |
23178 |
0 |
0 |
T3 |
747916 |
57144 |
0 |
0 |
T4 |
33408 |
0 |
0 |
0 |
T5 |
23648 |
0 |
0 |
0 |
T8 |
28320 |
0 |
0 |
0 |
T9 |
20528 |
0 |
0 |
0 |
T10 |
757 |
0 |
0 |
0 |
T11 |
18746 |
0 |
0 |
0 |
T12 |
2228 |
0 |
0 |
0 |
T13 |
126780 |
0 |
0 |
0 |
T14 |
0 |
46476 |
0 |
0 |
T23 |
0 |
7578 |
0 |
0 |
T24 |
0 |
27857 |
0 |
0 |
T25 |
0 |
282 |
0 |
0 |
T26 |
0 |
7984 |
0 |
0 |
T45 |
0 |
1903 |
0 |
0 |
T46 |
0 |
503 |
0 |
0 |
T47 |
0 |
46477 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152042991 |
28878028 |
0 |
0 |
T2 |
69727 |
65944 |
0 |
0 |
T3 |
747916 |
148728 |
0 |
0 |
T4 |
33408 |
0 |
0 |
0 |
T5 |
23648 |
0 |
0 |
0 |
T8 |
28320 |
0 |
0 |
0 |
T9 |
20528 |
0 |
0 |
0 |
T10 |
757 |
648 |
0 |
0 |
T11 |
18746 |
0 |
0 |
0 |
T12 |
2228 |
0 |
0 |
0 |
T13 |
126780 |
0 |
0 |
0 |
T14 |
0 |
339496 |
0 |
0 |
T23 |
0 |
35936 |
0 |
0 |
T24 |
0 |
304816 |
0 |
0 |
T25 |
0 |
2384 |
0 |
0 |
T26 |
0 |
33280 |
0 |
0 |
T27 |
0 |
90176 |
0 |
0 |
T28 |
0 |
90400 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152042991 |
28878028 |
0 |
0 |
T2 |
69727 |
65944 |
0 |
0 |
T3 |
747916 |
148728 |
0 |
0 |
T4 |
33408 |
0 |
0 |
0 |
T5 |
23648 |
0 |
0 |
0 |
T8 |
28320 |
0 |
0 |
0 |
T9 |
20528 |
0 |
0 |
0 |
T10 |
757 |
648 |
0 |
0 |
T11 |
18746 |
0 |
0 |
0 |
T12 |
2228 |
0 |
0 |
0 |
T13 |
126780 |
0 |
0 |
0 |
T14 |
0 |
339496 |
0 |
0 |
T23 |
0 |
35936 |
0 |
0 |
T24 |
0 |
304816 |
0 |
0 |
T25 |
0 |
2384 |
0 |
0 |
T26 |
0 |
33280 |
0 |
0 |
T27 |
0 |
90176 |
0 |
0 |
T28 |
0 |
90400 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152042991 |
28878028 |
0 |
0 |
T2 |
69727 |
65944 |
0 |
0 |
T3 |
747916 |
148728 |
0 |
0 |
T4 |
33408 |
0 |
0 |
0 |
T5 |
23648 |
0 |
0 |
0 |
T8 |
28320 |
0 |
0 |
0 |
T9 |
20528 |
0 |
0 |
0 |
T10 |
757 |
648 |
0 |
0 |
T11 |
18746 |
0 |
0 |
0 |
T12 |
2228 |
0 |
0 |
0 |
T13 |
126780 |
0 |
0 |
0 |
T14 |
0 |
339496 |
0 |
0 |
T23 |
0 |
35936 |
0 |
0 |
T24 |
0 |
304816 |
0 |
0 |
T25 |
0 |
2384 |
0 |
0 |
T26 |
0 |
33280 |
0 |
0 |
T27 |
0 |
90176 |
0 |
0 |
T28 |
0 |
90400 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152042991 |
6317440 |
0 |
0 |
T2 |
69727 |
23178 |
0 |
0 |
T3 |
747916 |
57144 |
0 |
0 |
T4 |
33408 |
0 |
0 |
0 |
T5 |
23648 |
0 |
0 |
0 |
T8 |
28320 |
0 |
0 |
0 |
T9 |
20528 |
0 |
0 |
0 |
T10 |
757 |
0 |
0 |
0 |
T11 |
18746 |
0 |
0 |
0 |
T12 |
2228 |
0 |
0 |
0 |
T13 |
126780 |
0 |
0 |
0 |
T14 |
0 |
46476 |
0 |
0 |
T23 |
0 |
7578 |
0 |
0 |
T24 |
0 |
27857 |
0 |
0 |
T25 |
0 |
282 |
0 |
0 |
T26 |
0 |
7984 |
0 |
0 |
T45 |
0 |
1903 |
0 |
0 |
T46 |
0 |
503 |
0 |
0 |
T47 |
0 |
46477 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T10 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T10 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T14 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T10 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T14 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T14 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T14 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T14 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T10 |
0 |
0 |
Covered |
T2,T3,T10 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T14 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152042991 |
203030 |
0 |
0 |
T2 |
69727 |
741 |
0 |
0 |
T3 |
747916 |
1837 |
0 |
0 |
T4 |
33408 |
0 |
0 |
0 |
T5 |
23648 |
0 |
0 |
0 |
T8 |
28320 |
0 |
0 |
0 |
T9 |
20528 |
0 |
0 |
0 |
T10 |
757 |
0 |
0 |
0 |
T11 |
18746 |
0 |
0 |
0 |
T12 |
2228 |
0 |
0 |
0 |
T13 |
126780 |
0 |
0 |
0 |
T14 |
0 |
1492 |
0 |
0 |
T23 |
0 |
244 |
0 |
0 |
T24 |
0 |
893 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T26 |
0 |
259 |
0 |
0 |
T45 |
0 |
61 |
0 |
0 |
T46 |
0 |
16 |
0 |
0 |
T47 |
0 |
1489 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152042991 |
28878028 |
0 |
0 |
T2 |
69727 |
65944 |
0 |
0 |
T3 |
747916 |
148728 |
0 |
0 |
T4 |
33408 |
0 |
0 |
0 |
T5 |
23648 |
0 |
0 |
0 |
T8 |
28320 |
0 |
0 |
0 |
T9 |
20528 |
0 |
0 |
0 |
T10 |
757 |
648 |
0 |
0 |
T11 |
18746 |
0 |
0 |
0 |
T12 |
2228 |
0 |
0 |
0 |
T13 |
126780 |
0 |
0 |
0 |
T14 |
0 |
339496 |
0 |
0 |
T23 |
0 |
35936 |
0 |
0 |
T24 |
0 |
304816 |
0 |
0 |
T25 |
0 |
2384 |
0 |
0 |
T26 |
0 |
33280 |
0 |
0 |
T27 |
0 |
90176 |
0 |
0 |
T28 |
0 |
90400 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152042991 |
28878028 |
0 |
0 |
T2 |
69727 |
65944 |
0 |
0 |
T3 |
747916 |
148728 |
0 |
0 |
T4 |
33408 |
0 |
0 |
0 |
T5 |
23648 |
0 |
0 |
0 |
T8 |
28320 |
0 |
0 |
0 |
T9 |
20528 |
0 |
0 |
0 |
T10 |
757 |
648 |
0 |
0 |
T11 |
18746 |
0 |
0 |
0 |
T12 |
2228 |
0 |
0 |
0 |
T13 |
126780 |
0 |
0 |
0 |
T14 |
0 |
339496 |
0 |
0 |
T23 |
0 |
35936 |
0 |
0 |
T24 |
0 |
304816 |
0 |
0 |
T25 |
0 |
2384 |
0 |
0 |
T26 |
0 |
33280 |
0 |
0 |
T27 |
0 |
90176 |
0 |
0 |
T28 |
0 |
90400 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152042991 |
28878028 |
0 |
0 |
T2 |
69727 |
65944 |
0 |
0 |
T3 |
747916 |
148728 |
0 |
0 |
T4 |
33408 |
0 |
0 |
0 |
T5 |
23648 |
0 |
0 |
0 |
T8 |
28320 |
0 |
0 |
0 |
T9 |
20528 |
0 |
0 |
0 |
T10 |
757 |
648 |
0 |
0 |
T11 |
18746 |
0 |
0 |
0 |
T12 |
2228 |
0 |
0 |
0 |
T13 |
126780 |
0 |
0 |
0 |
T14 |
0 |
339496 |
0 |
0 |
T23 |
0 |
35936 |
0 |
0 |
T24 |
0 |
304816 |
0 |
0 |
T25 |
0 |
2384 |
0 |
0 |
T26 |
0 |
33280 |
0 |
0 |
T27 |
0 |
90176 |
0 |
0 |
T28 |
0 |
90400 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152042991 |
203030 |
0 |
0 |
T2 |
69727 |
741 |
0 |
0 |
T3 |
747916 |
1837 |
0 |
0 |
T4 |
33408 |
0 |
0 |
0 |
T5 |
23648 |
0 |
0 |
0 |
T8 |
28320 |
0 |
0 |
0 |
T9 |
20528 |
0 |
0 |
0 |
T10 |
757 |
0 |
0 |
0 |
T11 |
18746 |
0 |
0 |
0 |
T12 |
2228 |
0 |
0 |
0 |
T13 |
126780 |
0 |
0 |
0 |
T14 |
0 |
1492 |
0 |
0 |
T23 |
0 |
244 |
0 |
0 |
T24 |
0 |
893 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T26 |
0 |
259 |
0 |
0 |
T45 |
0 |
61 |
0 |
0 |
T46 |
0 |
16 |
0 |
0 |
T47 |
0 |
1489 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T4,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
465594666 |
3265985 |
0 |
0 |
T3 |
454862 |
9984 |
0 |
0 |
T4 |
103453 |
1606 |
0 |
0 |
T5 |
105294 |
3798 |
0 |
0 |
T6 |
1660 |
0 |
0 |
0 |
T7 |
1868 |
0 |
0 |
0 |
T8 |
31892 |
832 |
0 |
0 |
T9 |
9919 |
832 |
0 |
0 |
T10 |
5525 |
0 |
0 |
0 |
T11 |
157118 |
832 |
0 |
0 |
T12 |
5373 |
832 |
0 |
0 |
T13 |
0 |
4694 |
0 |
0 |
T14 |
0 |
14144 |
0 |
0 |
T15 |
0 |
9152 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
465594666 |
465506249 |
0 |
0 |
T1 |
1143 |
1045 |
0 |
0 |
T2 |
343406 |
343309 |
0 |
0 |
T3 |
454862 |
454838 |
0 |
0 |
T4 |
103453 |
103400 |
0 |
0 |
T5 |
105294 |
105240 |
0 |
0 |
T6 |
1660 |
1580 |
0 |
0 |
T7 |
1868 |
1776 |
0 |
0 |
T8 |
31892 |
31838 |
0 |
0 |
T9 |
9919 |
9859 |
0 |
0 |
T10 |
5525 |
5447 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
465594666 |
465506249 |
0 |
0 |
T1 |
1143 |
1045 |
0 |
0 |
T2 |
343406 |
343309 |
0 |
0 |
T3 |
454862 |
454838 |
0 |
0 |
T4 |
103453 |
103400 |
0 |
0 |
T5 |
105294 |
105240 |
0 |
0 |
T6 |
1660 |
1580 |
0 |
0 |
T7 |
1868 |
1776 |
0 |
0 |
T8 |
31892 |
31838 |
0 |
0 |
T9 |
9919 |
9859 |
0 |
0 |
T10 |
5525 |
5447 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
465594666 |
465506249 |
0 |
0 |
T1 |
1143 |
1045 |
0 |
0 |
T2 |
343406 |
343309 |
0 |
0 |
T3 |
454862 |
454838 |
0 |
0 |
T4 |
103453 |
103400 |
0 |
0 |
T5 |
105294 |
105240 |
0 |
0 |
T6 |
1660 |
1580 |
0 |
0 |
T7 |
1868 |
1776 |
0 |
0 |
T8 |
31892 |
31838 |
0 |
0 |
T9 |
9919 |
9859 |
0 |
0 |
T10 |
5525 |
5447 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
465594666 |
3265985 |
0 |
0 |
T3 |
454862 |
9984 |
0 |
0 |
T4 |
103453 |
1606 |
0 |
0 |
T5 |
105294 |
3798 |
0 |
0 |
T6 |
1660 |
0 |
0 |
0 |
T7 |
1868 |
0 |
0 |
0 |
T8 |
31892 |
832 |
0 |
0 |
T9 |
9919 |
832 |
0 |
0 |
T10 |
5525 |
0 |
0 |
0 |
T11 |
157118 |
832 |
0 |
0 |
T12 |
5373 |
832 |
0 |
0 |
T13 |
0 |
4694 |
0 |
0 |
T14 |
0 |
14144 |
0 |
0 |
T15 |
0 |
9152 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
465594666 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
465594666 |
465506249 |
0 |
0 |
T1 |
1143 |
1045 |
0 |
0 |
T2 |
343406 |
343309 |
0 |
0 |
T3 |
454862 |
454838 |
0 |
0 |
T4 |
103453 |
103400 |
0 |
0 |
T5 |
105294 |
105240 |
0 |
0 |
T6 |
1660 |
1580 |
0 |
0 |
T7 |
1868 |
1776 |
0 |
0 |
T8 |
31892 |
31838 |
0 |
0 |
T9 |
9919 |
9859 |
0 |
0 |
T10 |
5525 |
5447 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
465594666 |
465506249 |
0 |
0 |
T1 |
1143 |
1045 |
0 |
0 |
T2 |
343406 |
343309 |
0 |
0 |
T3 |
454862 |
454838 |
0 |
0 |
T4 |
103453 |
103400 |
0 |
0 |
T5 |
105294 |
105240 |
0 |
0 |
T6 |
1660 |
1580 |
0 |
0 |
T7 |
1868 |
1776 |
0 |
0 |
T8 |
31892 |
31838 |
0 |
0 |
T9 |
9919 |
9859 |
0 |
0 |
T10 |
5525 |
5447 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
465594666 |
465506249 |
0 |
0 |
T1 |
1143 |
1045 |
0 |
0 |
T2 |
343406 |
343309 |
0 |
0 |
T3 |
454862 |
454838 |
0 |
0 |
T4 |
103453 |
103400 |
0 |
0 |
T5 |
105294 |
105240 |
0 |
0 |
T6 |
1660 |
1580 |
0 |
0 |
T7 |
1868 |
1776 |
0 |
0 |
T8 |
31892 |
31838 |
0 |
0 |
T9 |
9919 |
9859 |
0 |
0 |
T10 |
5525 |
5447 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
465594666 |
0 |
0 |
0 |