Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T5,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T5,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T5,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T5,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T5,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T5,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T5,T6 |
1 | 0 | Covered | T2,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T5,T6 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T5,T6 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140909002 |
20723613 |
0 |
0 |
T2 |
19867 |
50 |
0 |
0 |
T4 |
41652 |
0 |
0 |
0 |
T5 |
538870 |
68988 |
0 |
0 |
T6 |
659295 |
39998 |
0 |
0 |
T7 |
762661 |
63886 |
0 |
0 |
T8 |
20270 |
19038 |
0 |
0 |
T9 |
26047 |
0 |
0 |
0 |
T11 |
142794 |
0 |
0 |
0 |
T12 |
275466 |
20034 |
0 |
0 |
T13 |
191451 |
35300 |
0 |
0 |
T14 |
0 |
259682 |
0 |
0 |
T33 |
0 |
10806 |
0 |
0 |
T35 |
0 |
737 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140909002 |
114733972 |
0 |
0 |
T1 |
4160 |
4160 |
0 |
0 |
T2 |
19867 |
18850 |
0 |
0 |
T4 |
41652 |
41376 |
0 |
0 |
T5 |
538870 |
535793 |
0 |
0 |
T6 |
659295 |
531938 |
0 |
0 |
T7 |
762661 |
365106 |
0 |
0 |
T8 |
20270 |
20270 |
0 |
0 |
T9 |
26047 |
0 |
0 |
0 |
T11 |
142794 |
141600 |
0 |
0 |
T12 |
275466 |
203618 |
0 |
0 |
T13 |
0 |
169123 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140909002 |
114733972 |
0 |
0 |
T1 |
4160 |
4160 |
0 |
0 |
T2 |
19867 |
18850 |
0 |
0 |
T4 |
41652 |
41376 |
0 |
0 |
T5 |
538870 |
535793 |
0 |
0 |
T6 |
659295 |
531938 |
0 |
0 |
T7 |
762661 |
365106 |
0 |
0 |
T8 |
20270 |
20270 |
0 |
0 |
T9 |
26047 |
0 |
0 |
0 |
T11 |
142794 |
141600 |
0 |
0 |
T12 |
275466 |
203618 |
0 |
0 |
T13 |
0 |
169123 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140909002 |
114733972 |
0 |
0 |
T1 |
4160 |
4160 |
0 |
0 |
T2 |
19867 |
18850 |
0 |
0 |
T4 |
41652 |
41376 |
0 |
0 |
T5 |
538870 |
535793 |
0 |
0 |
T6 |
659295 |
531938 |
0 |
0 |
T7 |
762661 |
365106 |
0 |
0 |
T8 |
20270 |
20270 |
0 |
0 |
T9 |
26047 |
0 |
0 |
0 |
T11 |
142794 |
141600 |
0 |
0 |
T12 |
275466 |
203618 |
0 |
0 |
T13 |
0 |
169123 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140909002 |
20723613 |
0 |
0 |
T2 |
19867 |
50 |
0 |
0 |
T4 |
41652 |
0 |
0 |
0 |
T5 |
538870 |
68988 |
0 |
0 |
T6 |
659295 |
39998 |
0 |
0 |
T7 |
762661 |
63886 |
0 |
0 |
T8 |
20270 |
19038 |
0 |
0 |
T9 |
26047 |
0 |
0 |
0 |
T11 |
142794 |
0 |
0 |
0 |
T12 |
275466 |
20034 |
0 |
0 |
T13 |
191451 |
35300 |
0 |
0 |
T14 |
0 |
259682 |
0 |
0 |
T33 |
0 |
10806 |
0 |
0 |
T35 |
0 |
737 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T5,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | Covered | T2,T5,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T5,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T5,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T5,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T5,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T5,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T5,T6 |
1 | 0 | Covered | T2,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T5,T6 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T5,T6 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140909002 |
21773387 |
0 |
0 |
T2 |
19867 |
48 |
0 |
0 |
T4 |
41652 |
0 |
0 |
0 |
T5 |
538870 |
71630 |
0 |
0 |
T6 |
659295 |
41587 |
0 |
0 |
T7 |
762661 |
67495 |
0 |
0 |
T8 |
20270 |
19982 |
0 |
0 |
T9 |
26047 |
0 |
0 |
0 |
T11 |
142794 |
0 |
0 |
0 |
T12 |
275466 |
20803 |
0 |
0 |
T13 |
191451 |
36547 |
0 |
0 |
T14 |
0 |
273643 |
0 |
0 |
T33 |
0 |
12184 |
0 |
0 |
T35 |
0 |
836 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140909002 |
114733972 |
0 |
0 |
T1 |
4160 |
4160 |
0 |
0 |
T2 |
19867 |
18850 |
0 |
0 |
T4 |
41652 |
41376 |
0 |
0 |
T5 |
538870 |
535793 |
0 |
0 |
T6 |
659295 |
531938 |
0 |
0 |
T7 |
762661 |
365106 |
0 |
0 |
T8 |
20270 |
20270 |
0 |
0 |
T9 |
26047 |
0 |
0 |
0 |
T11 |
142794 |
141600 |
0 |
0 |
T12 |
275466 |
203618 |
0 |
0 |
T13 |
0 |
169123 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140909002 |
114733972 |
0 |
0 |
T1 |
4160 |
4160 |
0 |
0 |
T2 |
19867 |
18850 |
0 |
0 |
T4 |
41652 |
41376 |
0 |
0 |
T5 |
538870 |
535793 |
0 |
0 |
T6 |
659295 |
531938 |
0 |
0 |
T7 |
762661 |
365106 |
0 |
0 |
T8 |
20270 |
20270 |
0 |
0 |
T9 |
26047 |
0 |
0 |
0 |
T11 |
142794 |
141600 |
0 |
0 |
T12 |
275466 |
203618 |
0 |
0 |
T13 |
0 |
169123 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140909002 |
114733972 |
0 |
0 |
T1 |
4160 |
4160 |
0 |
0 |
T2 |
19867 |
18850 |
0 |
0 |
T4 |
41652 |
41376 |
0 |
0 |
T5 |
538870 |
535793 |
0 |
0 |
T6 |
659295 |
531938 |
0 |
0 |
T7 |
762661 |
365106 |
0 |
0 |
T8 |
20270 |
20270 |
0 |
0 |
T9 |
26047 |
0 |
0 |
0 |
T11 |
142794 |
141600 |
0 |
0 |
T12 |
275466 |
203618 |
0 |
0 |
T13 |
0 |
169123 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140909002 |
21773387 |
0 |
0 |
T2 |
19867 |
48 |
0 |
0 |
T4 |
41652 |
0 |
0 |
0 |
T5 |
538870 |
71630 |
0 |
0 |
T6 |
659295 |
41587 |
0 |
0 |
T7 |
762661 |
67495 |
0 |
0 |
T8 |
20270 |
19982 |
0 |
0 |
T9 |
26047 |
0 |
0 |
0 |
T11 |
142794 |
0 |
0 |
0 |
T12 |
275466 |
20803 |
0 |
0 |
T13 |
191451 |
36547 |
0 |
0 |
T14 |
0 |
273643 |
0 |
0 |
T33 |
0 |
12184 |
0 |
0 |
T35 |
0 |
836 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140909002 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140909002 |
114733972 |
0 |
0 |
T1 |
4160 |
4160 |
0 |
0 |
T2 |
19867 |
18850 |
0 |
0 |
T4 |
41652 |
41376 |
0 |
0 |
T5 |
538870 |
535793 |
0 |
0 |
T6 |
659295 |
531938 |
0 |
0 |
T7 |
762661 |
365106 |
0 |
0 |
T8 |
20270 |
20270 |
0 |
0 |
T9 |
26047 |
0 |
0 |
0 |
T11 |
142794 |
141600 |
0 |
0 |
T12 |
275466 |
203618 |
0 |
0 |
T13 |
0 |
169123 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140909002 |
114733972 |
0 |
0 |
T1 |
4160 |
4160 |
0 |
0 |
T2 |
19867 |
18850 |
0 |
0 |
T4 |
41652 |
41376 |
0 |
0 |
T5 |
538870 |
535793 |
0 |
0 |
T6 |
659295 |
531938 |
0 |
0 |
T7 |
762661 |
365106 |
0 |
0 |
T8 |
20270 |
20270 |
0 |
0 |
T9 |
26047 |
0 |
0 |
0 |
T11 |
142794 |
141600 |
0 |
0 |
T12 |
275466 |
203618 |
0 |
0 |
T13 |
0 |
169123 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140909002 |
114733972 |
0 |
0 |
T1 |
4160 |
4160 |
0 |
0 |
T2 |
19867 |
18850 |
0 |
0 |
T4 |
41652 |
41376 |
0 |
0 |
T5 |
538870 |
535793 |
0 |
0 |
T6 |
659295 |
531938 |
0 |
0 |
T7 |
762661 |
365106 |
0 |
0 |
T8 |
20270 |
20270 |
0 |
0 |
T9 |
26047 |
0 |
0 |
0 |
T11 |
142794 |
141600 |
0 |
0 |
T12 |
275466 |
203618 |
0 |
0 |
T13 |
0 |
169123 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140909002 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T6,T7,T9 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T6,T7,T12 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T6,T7,T9 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T6,T7,T12 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T6,T7,T12 |
1 | 0 | 1 | Covered | T6,T7,T12 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T6,T7,T12 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T6,T7,T12 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T6,T7,T12 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T12 |
1 | 0 | Covered | T6,T7,T12 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T12 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T6,T7,T9 |
0 |
0 |
Covered |
T6,T7,T9 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T12 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140909002 |
5278882 |
0 |
0 |
T6 |
659295 |
59384 |
0 |
0 |
T7 |
762661 |
43101 |
0 |
0 |
T8 |
20270 |
0 |
0 |
0 |
T9 |
26047 |
0 |
0 |
0 |
T11 |
142794 |
0 |
0 |
0 |
T12 |
275466 |
29402 |
0 |
0 |
T13 |
191451 |
6358 |
0 |
0 |
T14 |
109163 |
34057 |
0 |
0 |
T16 |
0 |
55804 |
0 |
0 |
T31 |
0 |
59791 |
0 |
0 |
T33 |
61608 |
0 |
0 |
0 |
T40 |
0 |
59762 |
0 |
0 |
T44 |
42572 |
0 |
0 |
0 |
T47 |
0 |
31871 |
0 |
0 |
T48 |
0 |
42399 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140909002 |
24901154 |
0 |
0 |
T6 |
659295 |
122208 |
0 |
0 |
T7 |
762661 |
389424 |
0 |
0 |
T8 |
20270 |
0 |
0 |
0 |
T9 |
26047 |
24944 |
0 |
0 |
T11 |
142794 |
0 |
0 |
0 |
T12 |
275466 |
69240 |
0 |
0 |
T13 |
191451 |
20280 |
0 |
0 |
T14 |
109163 |
177432 |
0 |
0 |
T15 |
0 |
144 |
0 |
0 |
T16 |
0 |
142624 |
0 |
0 |
T23 |
0 |
504 |
0 |
0 |
T24 |
0 |
216 |
0 |
0 |
T33 |
61608 |
0 |
0 |
0 |
T44 |
42572 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140909002 |
24901154 |
0 |
0 |
T6 |
659295 |
122208 |
0 |
0 |
T7 |
762661 |
389424 |
0 |
0 |
T8 |
20270 |
0 |
0 |
0 |
T9 |
26047 |
24944 |
0 |
0 |
T11 |
142794 |
0 |
0 |
0 |
T12 |
275466 |
69240 |
0 |
0 |
T13 |
191451 |
20280 |
0 |
0 |
T14 |
109163 |
177432 |
0 |
0 |
T15 |
0 |
144 |
0 |
0 |
T16 |
0 |
142624 |
0 |
0 |
T23 |
0 |
504 |
0 |
0 |
T24 |
0 |
216 |
0 |
0 |
T33 |
61608 |
0 |
0 |
0 |
T44 |
42572 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140909002 |
24901154 |
0 |
0 |
T6 |
659295 |
122208 |
0 |
0 |
T7 |
762661 |
389424 |
0 |
0 |
T8 |
20270 |
0 |
0 |
0 |
T9 |
26047 |
24944 |
0 |
0 |
T11 |
142794 |
0 |
0 |
0 |
T12 |
275466 |
69240 |
0 |
0 |
T13 |
191451 |
20280 |
0 |
0 |
T14 |
109163 |
177432 |
0 |
0 |
T15 |
0 |
144 |
0 |
0 |
T16 |
0 |
142624 |
0 |
0 |
T23 |
0 |
504 |
0 |
0 |
T24 |
0 |
216 |
0 |
0 |
T33 |
61608 |
0 |
0 |
0 |
T44 |
42572 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140909002 |
5278882 |
0 |
0 |
T6 |
659295 |
59384 |
0 |
0 |
T7 |
762661 |
43101 |
0 |
0 |
T8 |
20270 |
0 |
0 |
0 |
T9 |
26047 |
0 |
0 |
0 |
T11 |
142794 |
0 |
0 |
0 |
T12 |
275466 |
29402 |
0 |
0 |
T13 |
191451 |
6358 |
0 |
0 |
T14 |
109163 |
34057 |
0 |
0 |
T16 |
0 |
55804 |
0 |
0 |
T31 |
0 |
59791 |
0 |
0 |
T33 |
61608 |
0 |
0 |
0 |
T40 |
0 |
59762 |
0 |
0 |
T44 |
42572 |
0 |
0 |
0 |
T47 |
0 |
31871 |
0 |
0 |
T48 |
0 |
42399 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T6,T7,T9 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T9 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T6,T7,T12 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T6,T7,T9 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T6,T7,T12 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T6,T7,T12 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T6,T7,T12 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T6,T7,T12 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T6,T7,T9 |
0 |
0 |
Covered |
T6,T7,T9 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T12 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140909002 |
169677 |
0 |
0 |
T6 |
659295 |
1911 |
0 |
0 |
T7 |
762661 |
1383 |
0 |
0 |
T8 |
20270 |
0 |
0 |
0 |
T9 |
26047 |
0 |
0 |
0 |
T11 |
142794 |
0 |
0 |
0 |
T12 |
275466 |
950 |
0 |
0 |
T13 |
191451 |
205 |
0 |
0 |
T14 |
109163 |
1089 |
0 |
0 |
T16 |
0 |
1796 |
0 |
0 |
T31 |
0 |
1928 |
0 |
0 |
T33 |
61608 |
0 |
0 |
0 |
T40 |
0 |
1919 |
0 |
0 |
T44 |
42572 |
0 |
0 |
0 |
T47 |
0 |
1028 |
0 |
0 |
T48 |
0 |
1362 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140909002 |
24901154 |
0 |
0 |
T6 |
659295 |
122208 |
0 |
0 |
T7 |
762661 |
389424 |
0 |
0 |
T8 |
20270 |
0 |
0 |
0 |
T9 |
26047 |
24944 |
0 |
0 |
T11 |
142794 |
0 |
0 |
0 |
T12 |
275466 |
69240 |
0 |
0 |
T13 |
191451 |
20280 |
0 |
0 |
T14 |
109163 |
177432 |
0 |
0 |
T15 |
0 |
144 |
0 |
0 |
T16 |
0 |
142624 |
0 |
0 |
T23 |
0 |
504 |
0 |
0 |
T24 |
0 |
216 |
0 |
0 |
T33 |
61608 |
0 |
0 |
0 |
T44 |
42572 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140909002 |
24901154 |
0 |
0 |
T6 |
659295 |
122208 |
0 |
0 |
T7 |
762661 |
389424 |
0 |
0 |
T8 |
20270 |
0 |
0 |
0 |
T9 |
26047 |
24944 |
0 |
0 |
T11 |
142794 |
0 |
0 |
0 |
T12 |
275466 |
69240 |
0 |
0 |
T13 |
191451 |
20280 |
0 |
0 |
T14 |
109163 |
177432 |
0 |
0 |
T15 |
0 |
144 |
0 |
0 |
T16 |
0 |
142624 |
0 |
0 |
T23 |
0 |
504 |
0 |
0 |
T24 |
0 |
216 |
0 |
0 |
T33 |
61608 |
0 |
0 |
0 |
T44 |
42572 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140909002 |
24901154 |
0 |
0 |
T6 |
659295 |
122208 |
0 |
0 |
T7 |
762661 |
389424 |
0 |
0 |
T8 |
20270 |
0 |
0 |
0 |
T9 |
26047 |
24944 |
0 |
0 |
T11 |
142794 |
0 |
0 |
0 |
T12 |
275466 |
69240 |
0 |
0 |
T13 |
191451 |
20280 |
0 |
0 |
T14 |
109163 |
177432 |
0 |
0 |
T15 |
0 |
144 |
0 |
0 |
T16 |
0 |
142624 |
0 |
0 |
T23 |
0 |
504 |
0 |
0 |
T24 |
0 |
216 |
0 |
0 |
T33 |
61608 |
0 |
0 |
0 |
T44 |
42572 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140909002 |
169677 |
0 |
0 |
T6 |
659295 |
1911 |
0 |
0 |
T7 |
762661 |
1383 |
0 |
0 |
T8 |
20270 |
0 |
0 |
0 |
T9 |
26047 |
0 |
0 |
0 |
T11 |
142794 |
0 |
0 |
0 |
T12 |
275466 |
950 |
0 |
0 |
T13 |
191451 |
205 |
0 |
0 |
T14 |
109163 |
1089 |
0 |
0 |
T16 |
0 |
1796 |
0 |
0 |
T31 |
0 |
1928 |
0 |
0 |
T33 |
61608 |
0 |
0 |
0 |
T40 |
0 |
1919 |
0 |
0 |
T44 |
42572 |
0 |
0 |
0 |
T47 |
0 |
1028 |
0 |
0 |
T48 |
0 |
1362 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
460450661 |
2949675 |
0 |
0 |
T1 |
7257 |
832 |
0 |
0 |
T2 |
18414 |
832 |
0 |
0 |
T3 |
6097 |
0 |
0 |
0 |
T4 |
25529 |
832 |
0 |
0 |
T5 |
237306 |
11648 |
0 |
0 |
T6 |
529389 |
10816 |
0 |
0 |
T7 |
287085 |
16393 |
0 |
0 |
T8 |
110786 |
2608 |
0 |
0 |
T9 |
36973 |
0 |
0 |
0 |
T10 |
2857 |
832 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T12 |
0 |
4160 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
460450661 |
460362565 |
0 |
0 |
T1 |
7257 |
7169 |
0 |
0 |
T2 |
18414 |
18338 |
0 |
0 |
T3 |
6097 |
5838 |
0 |
0 |
T4 |
25529 |
25451 |
0 |
0 |
T5 |
237306 |
237207 |
0 |
0 |
T6 |
529389 |
529383 |
0 |
0 |
T7 |
287085 |
286704 |
0 |
0 |
T8 |
110786 |
110701 |
0 |
0 |
T9 |
36973 |
36923 |
0 |
0 |
T10 |
2857 |
2767 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
460450661 |
460362565 |
0 |
0 |
T1 |
7257 |
7169 |
0 |
0 |
T2 |
18414 |
18338 |
0 |
0 |
T3 |
6097 |
5838 |
0 |
0 |
T4 |
25529 |
25451 |
0 |
0 |
T5 |
237306 |
237207 |
0 |
0 |
T6 |
529389 |
529383 |
0 |
0 |
T7 |
287085 |
286704 |
0 |
0 |
T8 |
110786 |
110701 |
0 |
0 |
T9 |
36973 |
36923 |
0 |
0 |
T10 |
2857 |
2767 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
460450661 |
460362565 |
0 |
0 |
T1 |
7257 |
7169 |
0 |
0 |
T2 |
18414 |
18338 |
0 |
0 |
T3 |
6097 |
5838 |
0 |
0 |
T4 |
25529 |
25451 |
0 |
0 |
T5 |
237306 |
237207 |
0 |
0 |
T6 |
529389 |
529383 |
0 |
0 |
T7 |
287085 |
286704 |
0 |
0 |
T8 |
110786 |
110701 |
0 |
0 |
T9 |
36973 |
36923 |
0 |
0 |
T10 |
2857 |
2767 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
460450661 |
2949675 |
0 |
0 |
T1 |
7257 |
832 |
0 |
0 |
T2 |
18414 |
832 |
0 |
0 |
T3 |
6097 |
0 |
0 |
0 |
T4 |
25529 |
832 |
0 |
0 |
T5 |
237306 |
11648 |
0 |
0 |
T6 |
529389 |
10816 |
0 |
0 |
T7 |
287085 |
16393 |
0 |
0 |
T8 |
110786 |
2608 |
0 |
0 |
T9 |
36973 |
0 |
0 |
0 |
T10 |
2857 |
832 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T12 |
0 |
4160 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
460450661 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
460450661 |
460362565 |
0 |
0 |
T1 |
7257 |
7169 |
0 |
0 |
T2 |
18414 |
18338 |
0 |
0 |
T3 |
6097 |
5838 |
0 |
0 |
T4 |
25529 |
25451 |
0 |
0 |
T5 |
237306 |
237207 |
0 |
0 |
T6 |
529389 |
529383 |
0 |
0 |
T7 |
287085 |
286704 |
0 |
0 |
T8 |
110786 |
110701 |
0 |
0 |
T9 |
36973 |
36923 |
0 |
0 |
T10 |
2857 |
2767 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
460450661 |
460362565 |
0 |
0 |
T1 |
7257 |
7169 |
0 |
0 |
T2 |
18414 |
18338 |
0 |
0 |
T3 |
6097 |
5838 |
0 |
0 |
T4 |
25529 |
25451 |
0 |
0 |
T5 |
237306 |
237207 |
0 |
0 |
T6 |
529389 |
529383 |
0 |
0 |
T7 |
287085 |
286704 |
0 |
0 |
T8 |
110786 |
110701 |
0 |
0 |
T9 |
36973 |
36923 |
0 |
0 |
T10 |
2857 |
2767 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
460450661 |
460362565 |
0 |
0 |
T1 |
7257 |
7169 |
0 |
0 |
T2 |
18414 |
18338 |
0 |
0 |
T3 |
6097 |
5838 |
0 |
0 |
T4 |
25529 |
25451 |
0 |
0 |
T5 |
237306 |
237207 |
0 |
0 |
T6 |
529389 |
529383 |
0 |
0 |
T7 |
287085 |
286704 |
0 |
0 |
T8 |
110786 |
110701 |
0 |
0 |
T9 |
36973 |
36923 |
0 |
0 |
T10 |
2857 |
2767 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
460450661 |
0 |
0 |
0 |