Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143828559 |
20699146 |
0 |
0 |
T1 |
615328 |
97857 |
0 |
0 |
T2 |
116916 |
3988 |
0 |
0 |
T3 |
332442 |
6245 |
0 |
0 |
T4 |
48 |
0 |
0 |
0 |
T6 |
131519 |
31554 |
0 |
0 |
T7 |
807 |
681 |
0 |
0 |
T8 |
381997 |
53743 |
0 |
0 |
T9 |
145512 |
65476 |
0 |
0 |
T10 |
91022 |
0 |
0 |
0 |
T11 |
17338 |
16113 |
0 |
0 |
T12 |
0 |
28902 |
0 |
0 |
T13 |
0 |
21995 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143828559 |
116648910 |
0 |
0 |
T1 |
615328 |
613520 |
0 |
0 |
T2 |
116916 |
116916 |
0 |
0 |
T3 |
332442 |
86737 |
0 |
0 |
T4 |
48 |
0 |
0 |
0 |
T6 |
131519 |
130954 |
0 |
0 |
T7 |
807 |
807 |
0 |
0 |
T8 |
381997 |
347176 |
0 |
0 |
T9 |
145512 |
145512 |
0 |
0 |
T10 |
91022 |
90540 |
0 |
0 |
T11 |
17338 |
17338 |
0 |
0 |
T12 |
0 |
30100 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143828559 |
116648910 |
0 |
0 |
T1 |
615328 |
613520 |
0 |
0 |
T2 |
116916 |
116916 |
0 |
0 |
T3 |
332442 |
86737 |
0 |
0 |
T4 |
48 |
0 |
0 |
0 |
T6 |
131519 |
130954 |
0 |
0 |
T7 |
807 |
807 |
0 |
0 |
T8 |
381997 |
347176 |
0 |
0 |
T9 |
145512 |
145512 |
0 |
0 |
T10 |
91022 |
90540 |
0 |
0 |
T11 |
17338 |
17338 |
0 |
0 |
T12 |
0 |
30100 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143828559 |
116648910 |
0 |
0 |
T1 |
615328 |
613520 |
0 |
0 |
T2 |
116916 |
116916 |
0 |
0 |
T3 |
332442 |
86737 |
0 |
0 |
T4 |
48 |
0 |
0 |
0 |
T6 |
131519 |
130954 |
0 |
0 |
T7 |
807 |
807 |
0 |
0 |
T8 |
381997 |
347176 |
0 |
0 |
T9 |
145512 |
145512 |
0 |
0 |
T10 |
91022 |
90540 |
0 |
0 |
T11 |
17338 |
17338 |
0 |
0 |
T12 |
0 |
30100 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143828559 |
20699146 |
0 |
0 |
T1 |
615328 |
97857 |
0 |
0 |
T2 |
116916 |
3988 |
0 |
0 |
T3 |
332442 |
6245 |
0 |
0 |
T4 |
48 |
0 |
0 |
0 |
T6 |
131519 |
31554 |
0 |
0 |
T7 |
807 |
681 |
0 |
0 |
T8 |
381997 |
53743 |
0 |
0 |
T9 |
145512 |
65476 |
0 |
0 |
T10 |
91022 |
0 |
0 |
0 |
T11 |
17338 |
16113 |
0 |
0 |
T12 |
0 |
28902 |
0 |
0 |
T13 |
0 |
21995 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143828559 |
21754621 |
0 |
0 |
T1 |
615328 |
103434 |
0 |
0 |
T2 |
116916 |
4112 |
0 |
0 |
T3 |
332442 |
6712 |
0 |
0 |
T4 |
48 |
0 |
0 |
0 |
T6 |
131519 |
33178 |
0 |
0 |
T7 |
807 |
775 |
0 |
0 |
T8 |
381997 |
55746 |
0 |
0 |
T9 |
145512 |
70456 |
0 |
0 |
T10 |
91022 |
0 |
0 |
0 |
T11 |
17338 |
17034 |
0 |
0 |
T12 |
0 |
29820 |
0 |
0 |
T13 |
0 |
22696 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143828559 |
116648910 |
0 |
0 |
T1 |
615328 |
613520 |
0 |
0 |
T2 |
116916 |
116916 |
0 |
0 |
T3 |
332442 |
86737 |
0 |
0 |
T4 |
48 |
0 |
0 |
0 |
T6 |
131519 |
130954 |
0 |
0 |
T7 |
807 |
807 |
0 |
0 |
T8 |
381997 |
347176 |
0 |
0 |
T9 |
145512 |
145512 |
0 |
0 |
T10 |
91022 |
90540 |
0 |
0 |
T11 |
17338 |
17338 |
0 |
0 |
T12 |
0 |
30100 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143828559 |
116648910 |
0 |
0 |
T1 |
615328 |
613520 |
0 |
0 |
T2 |
116916 |
116916 |
0 |
0 |
T3 |
332442 |
86737 |
0 |
0 |
T4 |
48 |
0 |
0 |
0 |
T6 |
131519 |
130954 |
0 |
0 |
T7 |
807 |
807 |
0 |
0 |
T8 |
381997 |
347176 |
0 |
0 |
T9 |
145512 |
145512 |
0 |
0 |
T10 |
91022 |
90540 |
0 |
0 |
T11 |
17338 |
17338 |
0 |
0 |
T12 |
0 |
30100 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143828559 |
116648910 |
0 |
0 |
T1 |
615328 |
613520 |
0 |
0 |
T2 |
116916 |
116916 |
0 |
0 |
T3 |
332442 |
86737 |
0 |
0 |
T4 |
48 |
0 |
0 |
0 |
T6 |
131519 |
130954 |
0 |
0 |
T7 |
807 |
807 |
0 |
0 |
T8 |
381997 |
347176 |
0 |
0 |
T9 |
145512 |
145512 |
0 |
0 |
T10 |
91022 |
90540 |
0 |
0 |
T11 |
17338 |
17338 |
0 |
0 |
T12 |
0 |
30100 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143828559 |
21754621 |
0 |
0 |
T1 |
615328 |
103434 |
0 |
0 |
T2 |
116916 |
4112 |
0 |
0 |
T3 |
332442 |
6712 |
0 |
0 |
T4 |
48 |
0 |
0 |
0 |
T6 |
131519 |
33178 |
0 |
0 |
T7 |
807 |
775 |
0 |
0 |
T8 |
381997 |
55746 |
0 |
0 |
T9 |
145512 |
70456 |
0 |
0 |
T10 |
91022 |
0 |
0 |
0 |
T11 |
17338 |
17034 |
0 |
0 |
T12 |
0 |
29820 |
0 |
0 |
T13 |
0 |
22696 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143828559 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143828559 |
116648910 |
0 |
0 |
T1 |
615328 |
613520 |
0 |
0 |
T2 |
116916 |
116916 |
0 |
0 |
T3 |
332442 |
86737 |
0 |
0 |
T4 |
48 |
0 |
0 |
0 |
T6 |
131519 |
130954 |
0 |
0 |
T7 |
807 |
807 |
0 |
0 |
T8 |
381997 |
347176 |
0 |
0 |
T9 |
145512 |
145512 |
0 |
0 |
T10 |
91022 |
90540 |
0 |
0 |
T11 |
17338 |
17338 |
0 |
0 |
T12 |
0 |
30100 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143828559 |
116648910 |
0 |
0 |
T1 |
615328 |
613520 |
0 |
0 |
T2 |
116916 |
116916 |
0 |
0 |
T3 |
332442 |
86737 |
0 |
0 |
T4 |
48 |
0 |
0 |
0 |
T6 |
131519 |
130954 |
0 |
0 |
T7 |
807 |
807 |
0 |
0 |
T8 |
381997 |
347176 |
0 |
0 |
T9 |
145512 |
145512 |
0 |
0 |
T10 |
91022 |
90540 |
0 |
0 |
T11 |
17338 |
17338 |
0 |
0 |
T12 |
0 |
30100 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143828559 |
116648910 |
0 |
0 |
T1 |
615328 |
613520 |
0 |
0 |
T2 |
116916 |
116916 |
0 |
0 |
T3 |
332442 |
86737 |
0 |
0 |
T4 |
48 |
0 |
0 |
0 |
T6 |
131519 |
130954 |
0 |
0 |
T7 |
807 |
807 |
0 |
0 |
T8 |
381997 |
347176 |
0 |
0 |
T9 |
145512 |
145512 |
0 |
0 |
T10 |
91022 |
90540 |
0 |
0 |
T11 |
17338 |
17338 |
0 |
0 |
T12 |
0 |
30100 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143828559 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T8,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T8 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T8 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T8,T13 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T4,T8 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T8,T13 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T8,T13 |
1 | 0 | 1 | Covered | T3,T8,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T8,T13 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T8,T13 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T8,T13 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T8,T13 |
1 | 0 | Covered | T3,T8,T13 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T8,T13 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T4,T8 |
0 |
0 |
Covered |
T3,T4,T8 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T8,T13 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143828559 |
5820287 |
0 |
0 |
T3 |
332442 |
55772 |
0 |
0 |
T4 |
48 |
0 |
0 |
0 |
T6 |
131519 |
0 |
0 |
0 |
T7 |
807 |
0 |
0 |
0 |
T8 |
381997 |
13723 |
0 |
0 |
T9 |
145512 |
0 |
0 |
0 |
T10 |
91022 |
0 |
0 |
0 |
T11 |
17338 |
0 |
0 |
0 |
T12 |
30100 |
0 |
0 |
0 |
T13 |
266056 |
56705 |
0 |
0 |
T25 |
0 |
68222 |
0 |
0 |
T30 |
0 |
14011 |
0 |
0 |
T32 |
0 |
10116 |
0 |
0 |
T33 |
0 |
32247 |
0 |
0 |
T34 |
0 |
1052 |
0 |
0 |
T43 |
0 |
26195 |
0 |
0 |
T53 |
0 |
50387 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143828559 |
25871427 |
0 |
0 |
T3 |
332442 |
239304 |
0 |
0 |
T4 |
48 |
48 |
0 |
0 |
T6 |
131519 |
0 |
0 |
0 |
T7 |
807 |
0 |
0 |
0 |
T8 |
381997 |
31624 |
0 |
0 |
T9 |
145512 |
0 |
0 |
0 |
T10 |
91022 |
0 |
0 |
0 |
T11 |
17338 |
0 |
0 |
0 |
T12 |
30100 |
0 |
0 |
0 |
T13 |
266056 |
152512 |
0 |
0 |
T25 |
0 |
175960 |
0 |
0 |
T27 |
0 |
59096 |
0 |
0 |
T30 |
0 |
41888 |
0 |
0 |
T31 |
0 |
28536 |
0 |
0 |
T32 |
0 |
104976 |
0 |
0 |
T33 |
0 |
317224 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143828559 |
25871427 |
0 |
0 |
T3 |
332442 |
239304 |
0 |
0 |
T4 |
48 |
48 |
0 |
0 |
T6 |
131519 |
0 |
0 |
0 |
T7 |
807 |
0 |
0 |
0 |
T8 |
381997 |
31624 |
0 |
0 |
T9 |
145512 |
0 |
0 |
0 |
T10 |
91022 |
0 |
0 |
0 |
T11 |
17338 |
0 |
0 |
0 |
T12 |
30100 |
0 |
0 |
0 |
T13 |
266056 |
152512 |
0 |
0 |
T25 |
0 |
175960 |
0 |
0 |
T27 |
0 |
59096 |
0 |
0 |
T30 |
0 |
41888 |
0 |
0 |
T31 |
0 |
28536 |
0 |
0 |
T32 |
0 |
104976 |
0 |
0 |
T33 |
0 |
317224 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143828559 |
25871427 |
0 |
0 |
T3 |
332442 |
239304 |
0 |
0 |
T4 |
48 |
48 |
0 |
0 |
T6 |
131519 |
0 |
0 |
0 |
T7 |
807 |
0 |
0 |
0 |
T8 |
381997 |
31624 |
0 |
0 |
T9 |
145512 |
0 |
0 |
0 |
T10 |
91022 |
0 |
0 |
0 |
T11 |
17338 |
0 |
0 |
0 |
T12 |
30100 |
0 |
0 |
0 |
T13 |
266056 |
152512 |
0 |
0 |
T25 |
0 |
175960 |
0 |
0 |
T27 |
0 |
59096 |
0 |
0 |
T30 |
0 |
41888 |
0 |
0 |
T31 |
0 |
28536 |
0 |
0 |
T32 |
0 |
104976 |
0 |
0 |
T33 |
0 |
317224 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143828559 |
5820287 |
0 |
0 |
T3 |
332442 |
55772 |
0 |
0 |
T4 |
48 |
0 |
0 |
0 |
T6 |
131519 |
0 |
0 |
0 |
T7 |
807 |
0 |
0 |
0 |
T8 |
381997 |
13723 |
0 |
0 |
T9 |
145512 |
0 |
0 |
0 |
T10 |
91022 |
0 |
0 |
0 |
T11 |
17338 |
0 |
0 |
0 |
T12 |
30100 |
0 |
0 |
0 |
T13 |
266056 |
56705 |
0 |
0 |
T25 |
0 |
68222 |
0 |
0 |
T30 |
0 |
14011 |
0 |
0 |
T32 |
0 |
10116 |
0 |
0 |
T33 |
0 |
32247 |
0 |
0 |
T34 |
0 |
1052 |
0 |
0 |
T43 |
0 |
26195 |
0 |
0 |
T53 |
0 |
50387 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T8 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T8 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T8,T13 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T4,T8 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T8,T13 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T8,T13 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T8,T13 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T8,T13 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T4,T8 |
0 |
0 |
Covered |
T3,T4,T8 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T8,T13 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143828559 |
187077 |
0 |
0 |
T3 |
332442 |
1794 |
0 |
0 |
T4 |
48 |
0 |
0 |
0 |
T6 |
131519 |
0 |
0 |
0 |
T7 |
807 |
0 |
0 |
0 |
T8 |
381997 |
440 |
0 |
0 |
T9 |
145512 |
0 |
0 |
0 |
T10 |
91022 |
0 |
0 |
0 |
T11 |
17338 |
0 |
0 |
0 |
T12 |
30100 |
0 |
0 |
0 |
T13 |
266056 |
1816 |
0 |
0 |
T25 |
0 |
2191 |
0 |
0 |
T30 |
0 |
451 |
0 |
0 |
T32 |
0 |
324 |
0 |
0 |
T33 |
0 |
1042 |
0 |
0 |
T34 |
0 |
34 |
0 |
0 |
T43 |
0 |
844 |
0 |
0 |
T53 |
0 |
1629 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143828559 |
25871427 |
0 |
0 |
T3 |
332442 |
239304 |
0 |
0 |
T4 |
48 |
48 |
0 |
0 |
T6 |
131519 |
0 |
0 |
0 |
T7 |
807 |
0 |
0 |
0 |
T8 |
381997 |
31624 |
0 |
0 |
T9 |
145512 |
0 |
0 |
0 |
T10 |
91022 |
0 |
0 |
0 |
T11 |
17338 |
0 |
0 |
0 |
T12 |
30100 |
0 |
0 |
0 |
T13 |
266056 |
152512 |
0 |
0 |
T25 |
0 |
175960 |
0 |
0 |
T27 |
0 |
59096 |
0 |
0 |
T30 |
0 |
41888 |
0 |
0 |
T31 |
0 |
28536 |
0 |
0 |
T32 |
0 |
104976 |
0 |
0 |
T33 |
0 |
317224 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143828559 |
25871427 |
0 |
0 |
T3 |
332442 |
239304 |
0 |
0 |
T4 |
48 |
48 |
0 |
0 |
T6 |
131519 |
0 |
0 |
0 |
T7 |
807 |
0 |
0 |
0 |
T8 |
381997 |
31624 |
0 |
0 |
T9 |
145512 |
0 |
0 |
0 |
T10 |
91022 |
0 |
0 |
0 |
T11 |
17338 |
0 |
0 |
0 |
T12 |
30100 |
0 |
0 |
0 |
T13 |
266056 |
152512 |
0 |
0 |
T25 |
0 |
175960 |
0 |
0 |
T27 |
0 |
59096 |
0 |
0 |
T30 |
0 |
41888 |
0 |
0 |
T31 |
0 |
28536 |
0 |
0 |
T32 |
0 |
104976 |
0 |
0 |
T33 |
0 |
317224 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143828559 |
25871427 |
0 |
0 |
T3 |
332442 |
239304 |
0 |
0 |
T4 |
48 |
48 |
0 |
0 |
T6 |
131519 |
0 |
0 |
0 |
T7 |
807 |
0 |
0 |
0 |
T8 |
381997 |
31624 |
0 |
0 |
T9 |
145512 |
0 |
0 |
0 |
T10 |
91022 |
0 |
0 |
0 |
T11 |
17338 |
0 |
0 |
0 |
T12 |
30100 |
0 |
0 |
0 |
T13 |
266056 |
152512 |
0 |
0 |
T25 |
0 |
175960 |
0 |
0 |
T27 |
0 |
59096 |
0 |
0 |
T30 |
0 |
41888 |
0 |
0 |
T31 |
0 |
28536 |
0 |
0 |
T32 |
0 |
104976 |
0 |
0 |
T33 |
0 |
317224 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143828559 |
187077 |
0 |
0 |
T3 |
332442 |
1794 |
0 |
0 |
T4 |
48 |
0 |
0 |
0 |
T6 |
131519 |
0 |
0 |
0 |
T7 |
807 |
0 |
0 |
0 |
T8 |
381997 |
440 |
0 |
0 |
T9 |
145512 |
0 |
0 |
0 |
T10 |
91022 |
0 |
0 |
0 |
T11 |
17338 |
0 |
0 |
0 |
T12 |
30100 |
0 |
0 |
0 |
T13 |
266056 |
1816 |
0 |
0 |
T25 |
0 |
2191 |
0 |
0 |
T30 |
0 |
451 |
0 |
0 |
T32 |
0 |
324 |
0 |
0 |
T33 |
0 |
1042 |
0 |
0 |
T34 |
0 |
34 |
0 |
0 |
T43 |
0 |
844 |
0 |
0 |
T53 |
0 |
1629 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T6,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
471508834 |
3060396 |
0 |
0 |
T1 |
186625 |
4992 |
0 |
0 |
T2 |
939168 |
832 |
0 |
0 |
T3 |
364993 |
1664 |
0 |
0 |
T4 |
1308 |
0 |
0 |
0 |
T5 |
1288 |
0 |
0 |
0 |
T6 |
48648 |
2663 |
0 |
0 |
T7 |
7121 |
832 |
0 |
0 |
T8 |
159181 |
17080 |
0 |
0 |
T9 |
149222 |
832 |
0 |
0 |
T10 |
193951 |
832 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
471508834 |
471419311 |
0 |
0 |
T1 |
186625 |
186620 |
0 |
0 |
T2 |
939168 |
939072 |
0 |
0 |
T3 |
364993 |
364937 |
0 |
0 |
T4 |
1308 |
1238 |
0 |
0 |
T5 |
1288 |
1226 |
0 |
0 |
T6 |
48648 |
48594 |
0 |
0 |
T7 |
7121 |
7055 |
0 |
0 |
T8 |
159181 |
159174 |
0 |
0 |
T9 |
149222 |
149125 |
0 |
0 |
T10 |
193951 |
193873 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
471508834 |
471419311 |
0 |
0 |
T1 |
186625 |
186620 |
0 |
0 |
T2 |
939168 |
939072 |
0 |
0 |
T3 |
364993 |
364937 |
0 |
0 |
T4 |
1308 |
1238 |
0 |
0 |
T5 |
1288 |
1226 |
0 |
0 |
T6 |
48648 |
48594 |
0 |
0 |
T7 |
7121 |
7055 |
0 |
0 |
T8 |
159181 |
159174 |
0 |
0 |
T9 |
149222 |
149125 |
0 |
0 |
T10 |
193951 |
193873 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
471508834 |
471419311 |
0 |
0 |
T1 |
186625 |
186620 |
0 |
0 |
T2 |
939168 |
939072 |
0 |
0 |
T3 |
364993 |
364937 |
0 |
0 |
T4 |
1308 |
1238 |
0 |
0 |
T5 |
1288 |
1226 |
0 |
0 |
T6 |
48648 |
48594 |
0 |
0 |
T7 |
7121 |
7055 |
0 |
0 |
T8 |
159181 |
159174 |
0 |
0 |
T9 |
149222 |
149125 |
0 |
0 |
T10 |
193951 |
193873 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
471508834 |
3060396 |
0 |
0 |
T1 |
186625 |
4992 |
0 |
0 |
T2 |
939168 |
832 |
0 |
0 |
T3 |
364993 |
1664 |
0 |
0 |
T4 |
1308 |
0 |
0 |
0 |
T5 |
1288 |
0 |
0 |
0 |
T6 |
48648 |
2663 |
0 |
0 |
T7 |
7121 |
832 |
0 |
0 |
T8 |
159181 |
17080 |
0 |
0 |
T9 |
149222 |
832 |
0 |
0 |
T10 |
193951 |
832 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
471508834 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
471508834 |
471419311 |
0 |
0 |
T1 |
186625 |
186620 |
0 |
0 |
T2 |
939168 |
939072 |
0 |
0 |
T3 |
364993 |
364937 |
0 |
0 |
T4 |
1308 |
1238 |
0 |
0 |
T5 |
1288 |
1226 |
0 |
0 |
T6 |
48648 |
48594 |
0 |
0 |
T7 |
7121 |
7055 |
0 |
0 |
T8 |
159181 |
159174 |
0 |
0 |
T9 |
149222 |
149125 |
0 |
0 |
T10 |
193951 |
193873 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
471508834 |
471419311 |
0 |
0 |
T1 |
186625 |
186620 |
0 |
0 |
T2 |
939168 |
939072 |
0 |
0 |
T3 |
364993 |
364937 |
0 |
0 |
T4 |
1308 |
1238 |
0 |
0 |
T5 |
1288 |
1226 |
0 |
0 |
T6 |
48648 |
48594 |
0 |
0 |
T7 |
7121 |
7055 |
0 |
0 |
T8 |
159181 |
159174 |
0 |
0 |
T9 |
149222 |
149125 |
0 |
0 |
T10 |
193951 |
193873 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
471508834 |
471419311 |
0 |
0 |
T1 |
186625 |
186620 |
0 |
0 |
T2 |
939168 |
939072 |
0 |
0 |
T3 |
364993 |
364937 |
0 |
0 |
T4 |
1308 |
1238 |
0 |
0 |
T5 |
1288 |
1226 |
0 |
0 |
T6 |
48648 |
48594 |
0 |
0 |
T7 |
7121 |
7055 |
0 |
0 |
T8 |
159181 |
159174 |
0 |
0 |
T9 |
149222 |
149125 |
0 |
0 |
T10 |
193951 |
193873 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
471508834 |
0 |
0 |
0 |