Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T4,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T7 |
1 | 0 | Covered | T3,T4,T7 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153278707 |
22981714 |
0 |
0 |
T3 |
492509 |
66782 |
0 |
0 |
T4 |
80674 |
21064 |
0 |
0 |
T5 |
48 |
0 |
0 |
0 |
T6 |
1120 |
0 |
0 |
0 |
T7 |
19955 |
264 |
0 |
0 |
T8 |
4212 |
20 |
0 |
0 |
T9 |
14798 |
491 |
0 |
0 |
T10 |
24732 |
70 |
0 |
0 |
T11 |
495587 |
33854 |
0 |
0 |
T12 |
0 |
281770 |
0 |
0 |
T25 |
0 |
204792 |
0 |
0 |
T26 |
0 |
161373 |
0 |
0 |
T31 |
504 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153278707 |
122582674 |
0 |
0 |
T2 |
115088 |
115088 |
0 |
0 |
T3 |
492509 |
291537 |
0 |
0 |
T4 |
80674 |
80079 |
0 |
0 |
T5 |
48 |
48 |
0 |
0 |
T6 |
1120 |
0 |
0 |
0 |
T7 |
19955 |
19720 |
0 |
0 |
T8 |
4212 |
4212 |
0 |
0 |
T9 |
14798 |
14798 |
0 |
0 |
T10 |
24732 |
24488 |
0 |
0 |
T11 |
495587 |
419856 |
0 |
0 |
T12 |
0 |
162192 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153278707 |
122582674 |
0 |
0 |
T2 |
115088 |
115088 |
0 |
0 |
T3 |
492509 |
291537 |
0 |
0 |
T4 |
80674 |
80079 |
0 |
0 |
T5 |
48 |
48 |
0 |
0 |
T6 |
1120 |
0 |
0 |
0 |
T7 |
19955 |
19720 |
0 |
0 |
T8 |
4212 |
4212 |
0 |
0 |
T9 |
14798 |
14798 |
0 |
0 |
T10 |
24732 |
24488 |
0 |
0 |
T11 |
495587 |
419856 |
0 |
0 |
T12 |
0 |
162192 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153278707 |
122582674 |
0 |
0 |
T2 |
115088 |
115088 |
0 |
0 |
T3 |
492509 |
291537 |
0 |
0 |
T4 |
80674 |
80079 |
0 |
0 |
T5 |
48 |
48 |
0 |
0 |
T6 |
1120 |
0 |
0 |
0 |
T7 |
19955 |
19720 |
0 |
0 |
T8 |
4212 |
4212 |
0 |
0 |
T9 |
14798 |
14798 |
0 |
0 |
T10 |
24732 |
24488 |
0 |
0 |
T11 |
495587 |
419856 |
0 |
0 |
T12 |
0 |
162192 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153278707 |
22981714 |
0 |
0 |
T3 |
492509 |
66782 |
0 |
0 |
T4 |
80674 |
21064 |
0 |
0 |
T5 |
48 |
0 |
0 |
0 |
T6 |
1120 |
0 |
0 |
0 |
T7 |
19955 |
264 |
0 |
0 |
T8 |
4212 |
20 |
0 |
0 |
T9 |
14798 |
491 |
0 |
0 |
T10 |
24732 |
70 |
0 |
0 |
T11 |
495587 |
33854 |
0 |
0 |
T12 |
0 |
281770 |
0 |
0 |
T25 |
0 |
204792 |
0 |
0 |
T26 |
0 |
161373 |
0 |
0 |
T31 |
504 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T4 |
1 | 0 | 1 | Covered | T3,T4,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T4,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T7 |
1 | 0 | Covered | T3,T4,T7 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153278707 |
24161856 |
0 |
0 |
T3 |
492509 |
70141 |
0 |
0 |
T4 |
80674 |
21804 |
0 |
0 |
T5 |
48 |
0 |
0 |
0 |
T6 |
1120 |
0 |
0 |
0 |
T7 |
19955 |
280 |
0 |
0 |
T8 |
4212 |
20 |
0 |
0 |
T9 |
14798 |
550 |
0 |
0 |
T10 |
24732 |
68 |
0 |
0 |
T11 |
495587 |
35066 |
0 |
0 |
T12 |
0 |
295498 |
0 |
0 |
T25 |
0 |
215345 |
0 |
0 |
T26 |
0 |
169775 |
0 |
0 |
T31 |
504 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153278707 |
122582674 |
0 |
0 |
T2 |
115088 |
115088 |
0 |
0 |
T3 |
492509 |
291537 |
0 |
0 |
T4 |
80674 |
80079 |
0 |
0 |
T5 |
48 |
48 |
0 |
0 |
T6 |
1120 |
0 |
0 |
0 |
T7 |
19955 |
19720 |
0 |
0 |
T8 |
4212 |
4212 |
0 |
0 |
T9 |
14798 |
14798 |
0 |
0 |
T10 |
24732 |
24488 |
0 |
0 |
T11 |
495587 |
419856 |
0 |
0 |
T12 |
0 |
162192 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153278707 |
122582674 |
0 |
0 |
T2 |
115088 |
115088 |
0 |
0 |
T3 |
492509 |
291537 |
0 |
0 |
T4 |
80674 |
80079 |
0 |
0 |
T5 |
48 |
48 |
0 |
0 |
T6 |
1120 |
0 |
0 |
0 |
T7 |
19955 |
19720 |
0 |
0 |
T8 |
4212 |
4212 |
0 |
0 |
T9 |
14798 |
14798 |
0 |
0 |
T10 |
24732 |
24488 |
0 |
0 |
T11 |
495587 |
419856 |
0 |
0 |
T12 |
0 |
162192 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153278707 |
122582674 |
0 |
0 |
T2 |
115088 |
115088 |
0 |
0 |
T3 |
492509 |
291537 |
0 |
0 |
T4 |
80674 |
80079 |
0 |
0 |
T5 |
48 |
48 |
0 |
0 |
T6 |
1120 |
0 |
0 |
0 |
T7 |
19955 |
19720 |
0 |
0 |
T8 |
4212 |
4212 |
0 |
0 |
T9 |
14798 |
14798 |
0 |
0 |
T10 |
24732 |
24488 |
0 |
0 |
T11 |
495587 |
419856 |
0 |
0 |
T12 |
0 |
162192 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153278707 |
24161856 |
0 |
0 |
T3 |
492509 |
70141 |
0 |
0 |
T4 |
80674 |
21804 |
0 |
0 |
T5 |
48 |
0 |
0 |
0 |
T6 |
1120 |
0 |
0 |
0 |
T7 |
19955 |
280 |
0 |
0 |
T8 |
4212 |
20 |
0 |
0 |
T9 |
14798 |
550 |
0 |
0 |
T10 |
24732 |
68 |
0 |
0 |
T11 |
495587 |
35066 |
0 |
0 |
T12 |
0 |
295498 |
0 |
0 |
T25 |
0 |
215345 |
0 |
0 |
T26 |
0 |
169775 |
0 |
0 |
T31 |
504 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153278707 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153278707 |
122582674 |
0 |
0 |
T2 |
115088 |
115088 |
0 |
0 |
T3 |
492509 |
291537 |
0 |
0 |
T4 |
80674 |
80079 |
0 |
0 |
T5 |
48 |
48 |
0 |
0 |
T6 |
1120 |
0 |
0 |
0 |
T7 |
19955 |
19720 |
0 |
0 |
T8 |
4212 |
4212 |
0 |
0 |
T9 |
14798 |
14798 |
0 |
0 |
T10 |
24732 |
24488 |
0 |
0 |
T11 |
495587 |
419856 |
0 |
0 |
T12 |
0 |
162192 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153278707 |
122582674 |
0 |
0 |
T2 |
115088 |
115088 |
0 |
0 |
T3 |
492509 |
291537 |
0 |
0 |
T4 |
80674 |
80079 |
0 |
0 |
T5 |
48 |
48 |
0 |
0 |
T6 |
1120 |
0 |
0 |
0 |
T7 |
19955 |
19720 |
0 |
0 |
T8 |
4212 |
4212 |
0 |
0 |
T9 |
14798 |
14798 |
0 |
0 |
T10 |
24732 |
24488 |
0 |
0 |
T11 |
495587 |
419856 |
0 |
0 |
T12 |
0 |
162192 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153278707 |
122582674 |
0 |
0 |
T2 |
115088 |
115088 |
0 |
0 |
T3 |
492509 |
291537 |
0 |
0 |
T4 |
80674 |
80079 |
0 |
0 |
T5 |
48 |
48 |
0 |
0 |
T6 |
1120 |
0 |
0 |
0 |
T7 |
19955 |
19720 |
0 |
0 |
T8 |
4212 |
4212 |
0 |
0 |
T9 |
14798 |
14798 |
0 |
0 |
T10 |
24732 |
24488 |
0 |
0 |
T11 |
495587 |
419856 |
0 |
0 |
T12 |
0 |
162192 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153278707 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T6 |
1 | 0 | 1 | Covered | T1,T3,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T3,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T6 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T6 |
0 |
0 |
Covered |
T1,T3,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T6 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153278707 |
6433244 |
0 |
0 |
T1 |
214424 |
56381 |
0 |
0 |
T2 |
115088 |
0 |
0 |
0 |
T3 |
492509 |
21942 |
0 |
0 |
T4 |
80674 |
0 |
0 |
0 |
T5 |
48 |
0 |
0 |
0 |
T6 |
1120 |
464 |
0 |
0 |
T7 |
19955 |
0 |
0 |
0 |
T8 |
4212 |
0 |
0 |
0 |
T9 |
14798 |
0 |
0 |
0 |
T10 |
24732 |
0 |
0 |
0 |
T11 |
0 |
16719 |
0 |
0 |
T12 |
0 |
77550 |
0 |
0 |
T25 |
0 |
15877 |
0 |
0 |
T32 |
0 |
209 |
0 |
0 |
T33 |
0 |
39121 |
0 |
0 |
T39 |
0 |
13353 |
0 |
0 |
T47 |
0 |
92 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153278707 |
29262376 |
0 |
0 |
T1 |
214424 |
208056 |
0 |
0 |
T2 |
115088 |
0 |
0 |
0 |
T3 |
492509 |
197384 |
0 |
0 |
T4 |
80674 |
0 |
0 |
0 |
T5 |
48 |
0 |
0 |
0 |
T6 |
1120 |
1120 |
0 |
0 |
T7 |
19955 |
0 |
0 |
0 |
T8 |
4212 |
0 |
0 |
0 |
T9 |
14798 |
0 |
0 |
0 |
T10 |
24732 |
0 |
0 |
0 |
T11 |
0 |
68952 |
0 |
0 |
T12 |
0 |
204288 |
0 |
0 |
T23 |
0 |
13808 |
0 |
0 |
T25 |
0 |
121784 |
0 |
0 |
T29 |
0 |
24568 |
0 |
0 |
T31 |
0 |
504 |
0 |
0 |
T32 |
0 |
344 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153278707 |
29262376 |
0 |
0 |
T1 |
214424 |
208056 |
0 |
0 |
T2 |
115088 |
0 |
0 |
0 |
T3 |
492509 |
197384 |
0 |
0 |
T4 |
80674 |
0 |
0 |
0 |
T5 |
48 |
0 |
0 |
0 |
T6 |
1120 |
1120 |
0 |
0 |
T7 |
19955 |
0 |
0 |
0 |
T8 |
4212 |
0 |
0 |
0 |
T9 |
14798 |
0 |
0 |
0 |
T10 |
24732 |
0 |
0 |
0 |
T11 |
0 |
68952 |
0 |
0 |
T12 |
0 |
204288 |
0 |
0 |
T23 |
0 |
13808 |
0 |
0 |
T25 |
0 |
121784 |
0 |
0 |
T29 |
0 |
24568 |
0 |
0 |
T31 |
0 |
504 |
0 |
0 |
T32 |
0 |
344 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153278707 |
29262376 |
0 |
0 |
T1 |
214424 |
208056 |
0 |
0 |
T2 |
115088 |
0 |
0 |
0 |
T3 |
492509 |
197384 |
0 |
0 |
T4 |
80674 |
0 |
0 |
0 |
T5 |
48 |
0 |
0 |
0 |
T6 |
1120 |
1120 |
0 |
0 |
T7 |
19955 |
0 |
0 |
0 |
T8 |
4212 |
0 |
0 |
0 |
T9 |
14798 |
0 |
0 |
0 |
T10 |
24732 |
0 |
0 |
0 |
T11 |
0 |
68952 |
0 |
0 |
T12 |
0 |
204288 |
0 |
0 |
T23 |
0 |
13808 |
0 |
0 |
T25 |
0 |
121784 |
0 |
0 |
T29 |
0 |
24568 |
0 |
0 |
T31 |
0 |
504 |
0 |
0 |
T32 |
0 |
344 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153278707 |
6433244 |
0 |
0 |
T1 |
214424 |
56381 |
0 |
0 |
T2 |
115088 |
0 |
0 |
0 |
T3 |
492509 |
21942 |
0 |
0 |
T4 |
80674 |
0 |
0 |
0 |
T5 |
48 |
0 |
0 |
0 |
T6 |
1120 |
464 |
0 |
0 |
T7 |
19955 |
0 |
0 |
0 |
T8 |
4212 |
0 |
0 |
0 |
T9 |
14798 |
0 |
0 |
0 |
T10 |
24732 |
0 |
0 |
0 |
T11 |
0 |
16719 |
0 |
0 |
T12 |
0 |
77550 |
0 |
0 |
T25 |
0 |
15877 |
0 |
0 |
T32 |
0 |
209 |
0 |
0 |
T33 |
0 |
39121 |
0 |
0 |
T39 |
0 |
13353 |
0 |
0 |
T47 |
0 |
92 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T6 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T6 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T6 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T6 |
0 |
0 |
Covered |
T1,T3,T6 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T6 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153278707 |
206785 |
0 |
0 |
T1 |
214424 |
1810 |
0 |
0 |
T2 |
115088 |
0 |
0 |
0 |
T3 |
492509 |
704 |
0 |
0 |
T4 |
80674 |
0 |
0 |
0 |
T5 |
48 |
0 |
0 |
0 |
T6 |
1120 |
16 |
0 |
0 |
T7 |
19955 |
0 |
0 |
0 |
T8 |
4212 |
0 |
0 |
0 |
T9 |
14798 |
0 |
0 |
0 |
T10 |
24732 |
0 |
0 |
0 |
T11 |
0 |
538 |
0 |
0 |
T12 |
0 |
2499 |
0 |
0 |
T25 |
0 |
506 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T33 |
0 |
1259 |
0 |
0 |
T39 |
0 |
430 |
0 |
0 |
T47 |
0 |
3 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153278707 |
29262376 |
0 |
0 |
T1 |
214424 |
208056 |
0 |
0 |
T2 |
115088 |
0 |
0 |
0 |
T3 |
492509 |
197384 |
0 |
0 |
T4 |
80674 |
0 |
0 |
0 |
T5 |
48 |
0 |
0 |
0 |
T6 |
1120 |
1120 |
0 |
0 |
T7 |
19955 |
0 |
0 |
0 |
T8 |
4212 |
0 |
0 |
0 |
T9 |
14798 |
0 |
0 |
0 |
T10 |
24732 |
0 |
0 |
0 |
T11 |
0 |
68952 |
0 |
0 |
T12 |
0 |
204288 |
0 |
0 |
T23 |
0 |
13808 |
0 |
0 |
T25 |
0 |
121784 |
0 |
0 |
T29 |
0 |
24568 |
0 |
0 |
T31 |
0 |
504 |
0 |
0 |
T32 |
0 |
344 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153278707 |
29262376 |
0 |
0 |
T1 |
214424 |
208056 |
0 |
0 |
T2 |
115088 |
0 |
0 |
0 |
T3 |
492509 |
197384 |
0 |
0 |
T4 |
80674 |
0 |
0 |
0 |
T5 |
48 |
0 |
0 |
0 |
T6 |
1120 |
1120 |
0 |
0 |
T7 |
19955 |
0 |
0 |
0 |
T8 |
4212 |
0 |
0 |
0 |
T9 |
14798 |
0 |
0 |
0 |
T10 |
24732 |
0 |
0 |
0 |
T11 |
0 |
68952 |
0 |
0 |
T12 |
0 |
204288 |
0 |
0 |
T23 |
0 |
13808 |
0 |
0 |
T25 |
0 |
121784 |
0 |
0 |
T29 |
0 |
24568 |
0 |
0 |
T31 |
0 |
504 |
0 |
0 |
T32 |
0 |
344 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153278707 |
29262376 |
0 |
0 |
T1 |
214424 |
208056 |
0 |
0 |
T2 |
115088 |
0 |
0 |
0 |
T3 |
492509 |
197384 |
0 |
0 |
T4 |
80674 |
0 |
0 |
0 |
T5 |
48 |
0 |
0 |
0 |
T6 |
1120 |
1120 |
0 |
0 |
T7 |
19955 |
0 |
0 |
0 |
T8 |
4212 |
0 |
0 |
0 |
T9 |
14798 |
0 |
0 |
0 |
T10 |
24732 |
0 |
0 |
0 |
T11 |
0 |
68952 |
0 |
0 |
T12 |
0 |
204288 |
0 |
0 |
T23 |
0 |
13808 |
0 |
0 |
T25 |
0 |
121784 |
0 |
0 |
T29 |
0 |
24568 |
0 |
0 |
T31 |
0 |
504 |
0 |
0 |
T32 |
0 |
344 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153278707 |
206785 |
0 |
0 |
T1 |
214424 |
1810 |
0 |
0 |
T2 |
115088 |
0 |
0 |
0 |
T3 |
492509 |
704 |
0 |
0 |
T4 |
80674 |
0 |
0 |
0 |
T5 |
48 |
0 |
0 |
0 |
T6 |
1120 |
16 |
0 |
0 |
T7 |
19955 |
0 |
0 |
0 |
T8 |
4212 |
0 |
0 |
0 |
T9 |
14798 |
0 |
0 |
0 |
T10 |
24732 |
0 |
0 |
0 |
T11 |
0 |
538 |
0 |
0 |
T12 |
0 |
2499 |
0 |
0 |
T25 |
0 |
506 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T33 |
0 |
1259 |
0 |
0 |
T39 |
0 |
430 |
0 |
0 |
T47 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
474064514 |
3168749 |
0 |
0 |
T2 |
694174 |
832 |
0 |
0 |
T3 |
181068 |
4160 |
0 |
0 |
T4 |
56645 |
1664 |
0 |
0 |
T5 |
3036 |
832 |
0 |
0 |
T6 |
7935 |
0 |
0 |
0 |
T7 |
27998 |
832 |
0 |
0 |
T8 |
15332 |
832 |
0 |
0 |
T9 |
18518 |
834 |
0 |
0 |
T10 |
199171 |
832 |
0 |
0 |
T11 |
154274 |
7488 |
0 |
0 |
T12 |
0 |
29120 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
474064514 |
473975559 |
0 |
0 |
T1 |
277761 |
277675 |
0 |
0 |
T2 |
694174 |
694096 |
0 |
0 |
T3 |
181068 |
180989 |
0 |
0 |
T4 |
56645 |
56547 |
0 |
0 |
T5 |
3036 |
2960 |
0 |
0 |
T6 |
7935 |
7856 |
0 |
0 |
T7 |
27998 |
27940 |
0 |
0 |
T8 |
15332 |
15255 |
0 |
0 |
T9 |
18518 |
18448 |
0 |
0 |
T10 |
199171 |
199099 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
474064514 |
473975559 |
0 |
0 |
T1 |
277761 |
277675 |
0 |
0 |
T2 |
694174 |
694096 |
0 |
0 |
T3 |
181068 |
180989 |
0 |
0 |
T4 |
56645 |
56547 |
0 |
0 |
T5 |
3036 |
2960 |
0 |
0 |
T6 |
7935 |
7856 |
0 |
0 |
T7 |
27998 |
27940 |
0 |
0 |
T8 |
15332 |
15255 |
0 |
0 |
T9 |
18518 |
18448 |
0 |
0 |
T10 |
199171 |
199099 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
474064514 |
473975559 |
0 |
0 |
T1 |
277761 |
277675 |
0 |
0 |
T2 |
694174 |
694096 |
0 |
0 |
T3 |
181068 |
180989 |
0 |
0 |
T4 |
56645 |
56547 |
0 |
0 |
T5 |
3036 |
2960 |
0 |
0 |
T6 |
7935 |
7856 |
0 |
0 |
T7 |
27998 |
27940 |
0 |
0 |
T8 |
15332 |
15255 |
0 |
0 |
T9 |
18518 |
18448 |
0 |
0 |
T10 |
199171 |
199099 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
474064514 |
3168749 |
0 |
0 |
T2 |
694174 |
832 |
0 |
0 |
T3 |
181068 |
4160 |
0 |
0 |
T4 |
56645 |
1664 |
0 |
0 |
T5 |
3036 |
832 |
0 |
0 |
T6 |
7935 |
0 |
0 |
0 |
T7 |
27998 |
832 |
0 |
0 |
T8 |
15332 |
832 |
0 |
0 |
T9 |
18518 |
834 |
0 |
0 |
T10 |
199171 |
832 |
0 |
0 |
T11 |
154274 |
7488 |
0 |
0 |
T12 |
0 |
29120 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
474064514 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
474064514 |
473975559 |
0 |
0 |
T1 |
277761 |
277675 |
0 |
0 |
T2 |
694174 |
694096 |
0 |
0 |
T3 |
181068 |
180989 |
0 |
0 |
T4 |
56645 |
56547 |
0 |
0 |
T5 |
3036 |
2960 |
0 |
0 |
T6 |
7935 |
7856 |
0 |
0 |
T7 |
27998 |
27940 |
0 |
0 |
T8 |
15332 |
15255 |
0 |
0 |
T9 |
18518 |
18448 |
0 |
0 |
T10 |
199171 |
199099 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
474064514 |
473975559 |
0 |
0 |
T1 |
277761 |
277675 |
0 |
0 |
T2 |
694174 |
694096 |
0 |
0 |
T3 |
181068 |
180989 |
0 |
0 |
T4 |
56645 |
56547 |
0 |
0 |
T5 |
3036 |
2960 |
0 |
0 |
T6 |
7935 |
7856 |
0 |
0 |
T7 |
27998 |
27940 |
0 |
0 |
T8 |
15332 |
15255 |
0 |
0 |
T9 |
18518 |
18448 |
0 |
0 |
T10 |
199171 |
199099 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
474064514 |
473975559 |
0 |
0 |
T1 |
277761 |
277675 |
0 |
0 |
T2 |
694174 |
694096 |
0 |
0 |
T3 |
181068 |
180989 |
0 |
0 |
T4 |
56645 |
56547 |
0 |
0 |
T5 |
3036 |
2960 |
0 |
0 |
T6 |
7935 |
7856 |
0 |
0 |
T7 |
27998 |
27940 |
0 |
0 |
T8 |
15332 |
15255 |
0 |
0 |
T9 |
18518 |
18448 |
0 |
0 |
T10 |
199171 |
199099 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
474064514 |
0 |
0 |
0 |