Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T6,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T6,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T6,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T6,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T6,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T6,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T6,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T6,T7 |
1 | 0 | Covered | T4,T6,T7 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146066511 |
22003254 |
0 |
0 |
T4 |
161896 |
54426 |
0 |
0 |
T5 |
36224 |
0 |
0 |
0 |
T6 |
237967 |
28714 |
0 |
0 |
T7 |
516641 |
101587 |
0 |
0 |
T8 |
287706 |
70775 |
0 |
0 |
T9 |
211297 |
10586 |
0 |
0 |
T11 |
406281 |
48310 |
0 |
0 |
T12 |
10693 |
9630 |
0 |
0 |
T13 |
8581 |
0 |
0 |
0 |
T23 |
20954 |
19910 |
0 |
0 |
T24 |
0 |
8162 |
0 |
0 |
T39 |
0 |
11618 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146066511 |
118717830 |
0 |
0 |
T1 |
6656 |
6656 |
0 |
0 |
T3 |
60347 |
59512 |
0 |
0 |
T4 |
161896 |
161307 |
0 |
0 |
T5 |
36224 |
36224 |
0 |
0 |
T6 |
237967 |
236776 |
0 |
0 |
T7 |
516641 |
457612 |
0 |
0 |
T8 |
287706 |
263560 |
0 |
0 |
T9 |
211297 |
210147 |
0 |
0 |
T11 |
406281 |
315038 |
0 |
0 |
T12 |
10693 |
10693 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146066511 |
118717830 |
0 |
0 |
T1 |
6656 |
6656 |
0 |
0 |
T3 |
60347 |
59512 |
0 |
0 |
T4 |
161896 |
161307 |
0 |
0 |
T5 |
36224 |
36224 |
0 |
0 |
T6 |
237967 |
236776 |
0 |
0 |
T7 |
516641 |
457612 |
0 |
0 |
T8 |
287706 |
263560 |
0 |
0 |
T9 |
211297 |
210147 |
0 |
0 |
T11 |
406281 |
315038 |
0 |
0 |
T12 |
10693 |
10693 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146066511 |
118717830 |
0 |
0 |
T1 |
6656 |
6656 |
0 |
0 |
T3 |
60347 |
59512 |
0 |
0 |
T4 |
161896 |
161307 |
0 |
0 |
T5 |
36224 |
36224 |
0 |
0 |
T6 |
237967 |
236776 |
0 |
0 |
T7 |
516641 |
457612 |
0 |
0 |
T8 |
287706 |
263560 |
0 |
0 |
T9 |
211297 |
210147 |
0 |
0 |
T11 |
406281 |
315038 |
0 |
0 |
T12 |
10693 |
10693 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146066511 |
22003254 |
0 |
0 |
T4 |
161896 |
54426 |
0 |
0 |
T5 |
36224 |
0 |
0 |
0 |
T6 |
237967 |
28714 |
0 |
0 |
T7 |
516641 |
101587 |
0 |
0 |
T8 |
287706 |
70775 |
0 |
0 |
T9 |
211297 |
10586 |
0 |
0 |
T11 |
406281 |
48310 |
0 |
0 |
T12 |
10693 |
9630 |
0 |
0 |
T13 |
8581 |
0 |
0 |
0 |
T23 |
20954 |
19910 |
0 |
0 |
T24 |
0 |
8162 |
0 |
0 |
T39 |
0 |
11618 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T6,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T6,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Covered | T4,T6,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T6,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T6,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T6,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T6,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T6,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T6,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T6,T7 |
1 | 0 | Covered | T4,T6,T7 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146066511 |
23130492 |
0 |
0 |
T4 |
161896 |
56885 |
0 |
0 |
T5 |
36224 |
0 |
0 |
0 |
T6 |
237967 |
29962 |
0 |
0 |
T7 |
516641 |
107494 |
0 |
0 |
T8 |
287706 |
74672 |
0 |
0 |
T9 |
211297 |
11224 |
0 |
0 |
T11 |
406281 |
50157 |
0 |
0 |
T12 |
10693 |
10397 |
0 |
0 |
T13 |
8581 |
0 |
0 |
0 |
T23 |
20954 |
20682 |
0 |
0 |
T24 |
0 |
8784 |
0 |
0 |
T39 |
0 |
12372 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146066511 |
118717830 |
0 |
0 |
T1 |
6656 |
6656 |
0 |
0 |
T3 |
60347 |
59512 |
0 |
0 |
T4 |
161896 |
161307 |
0 |
0 |
T5 |
36224 |
36224 |
0 |
0 |
T6 |
237967 |
236776 |
0 |
0 |
T7 |
516641 |
457612 |
0 |
0 |
T8 |
287706 |
263560 |
0 |
0 |
T9 |
211297 |
210147 |
0 |
0 |
T11 |
406281 |
315038 |
0 |
0 |
T12 |
10693 |
10693 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146066511 |
118717830 |
0 |
0 |
T1 |
6656 |
6656 |
0 |
0 |
T3 |
60347 |
59512 |
0 |
0 |
T4 |
161896 |
161307 |
0 |
0 |
T5 |
36224 |
36224 |
0 |
0 |
T6 |
237967 |
236776 |
0 |
0 |
T7 |
516641 |
457612 |
0 |
0 |
T8 |
287706 |
263560 |
0 |
0 |
T9 |
211297 |
210147 |
0 |
0 |
T11 |
406281 |
315038 |
0 |
0 |
T12 |
10693 |
10693 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146066511 |
118717830 |
0 |
0 |
T1 |
6656 |
6656 |
0 |
0 |
T3 |
60347 |
59512 |
0 |
0 |
T4 |
161896 |
161307 |
0 |
0 |
T5 |
36224 |
36224 |
0 |
0 |
T6 |
237967 |
236776 |
0 |
0 |
T7 |
516641 |
457612 |
0 |
0 |
T8 |
287706 |
263560 |
0 |
0 |
T9 |
211297 |
210147 |
0 |
0 |
T11 |
406281 |
315038 |
0 |
0 |
T12 |
10693 |
10693 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146066511 |
23130492 |
0 |
0 |
T4 |
161896 |
56885 |
0 |
0 |
T5 |
36224 |
0 |
0 |
0 |
T6 |
237967 |
29962 |
0 |
0 |
T7 |
516641 |
107494 |
0 |
0 |
T8 |
287706 |
74672 |
0 |
0 |
T9 |
211297 |
11224 |
0 |
0 |
T11 |
406281 |
50157 |
0 |
0 |
T12 |
10693 |
10397 |
0 |
0 |
T13 |
8581 |
0 |
0 |
0 |
T23 |
20954 |
20682 |
0 |
0 |
T24 |
0 |
8784 |
0 |
0 |
T39 |
0 |
12372 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146066511 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146066511 |
118717830 |
0 |
0 |
T1 |
6656 |
6656 |
0 |
0 |
T3 |
60347 |
59512 |
0 |
0 |
T4 |
161896 |
161307 |
0 |
0 |
T5 |
36224 |
36224 |
0 |
0 |
T6 |
237967 |
236776 |
0 |
0 |
T7 |
516641 |
457612 |
0 |
0 |
T8 |
287706 |
263560 |
0 |
0 |
T9 |
211297 |
210147 |
0 |
0 |
T11 |
406281 |
315038 |
0 |
0 |
T12 |
10693 |
10693 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146066511 |
118717830 |
0 |
0 |
T1 |
6656 |
6656 |
0 |
0 |
T3 |
60347 |
59512 |
0 |
0 |
T4 |
161896 |
161307 |
0 |
0 |
T5 |
36224 |
36224 |
0 |
0 |
T6 |
237967 |
236776 |
0 |
0 |
T7 |
516641 |
457612 |
0 |
0 |
T8 |
287706 |
263560 |
0 |
0 |
T9 |
211297 |
210147 |
0 |
0 |
T11 |
406281 |
315038 |
0 |
0 |
T12 |
10693 |
10693 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146066511 |
118717830 |
0 |
0 |
T1 |
6656 |
6656 |
0 |
0 |
T3 |
60347 |
59512 |
0 |
0 |
T4 |
161896 |
161307 |
0 |
0 |
T5 |
36224 |
36224 |
0 |
0 |
T6 |
237967 |
236776 |
0 |
0 |
T7 |
516641 |
457612 |
0 |
0 |
T8 |
287706 |
263560 |
0 |
0 |
T9 |
211297 |
210147 |
0 |
0 |
T11 |
406281 |
315038 |
0 |
0 |
T12 |
10693 |
10693 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146066511 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T8,T11 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T7,T8,T11 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T8,T11 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T7,T8,T11 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T7,T8,T11 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T7,T8,T11 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T7,T8,T11 |
1 | 0 | 1 | Covered | T7,T8,T11 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T7,T8,T11 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T7,T8,T11 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T7,T8,T11 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T8,T11 |
1 | 0 | Covered | T7,T8,T11 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T11 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T7,T8,T11 |
0 |
0 |
Covered |
T7,T8,T11 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T11 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146066511 |
5353250 |
0 |
0 |
T7 |
516641 |
26934 |
0 |
0 |
T8 |
287706 |
3271 |
0 |
0 |
T9 |
211297 |
0 |
0 |
0 |
T11 |
406281 |
35150 |
0 |
0 |
T12 |
10693 |
0 |
0 |
0 |
T13 |
8581 |
3819 |
0 |
0 |
T14 |
0 |
58791 |
0 |
0 |
T23 |
20954 |
0 |
0 |
0 |
T24 |
18187 |
0 |
0 |
0 |
T25 |
0 |
20842 |
0 |
0 |
T26 |
0 |
33340 |
0 |
0 |
T27 |
0 |
56920 |
0 |
0 |
T28 |
0 |
17296 |
0 |
0 |
T29 |
0 |
54637 |
0 |
0 |
T39 |
12644 |
0 |
0 |
0 |
T45 |
44368 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146066511 |
26086407 |
0 |
0 |
T7 |
516641 |
55280 |
0 |
0 |
T8 |
287706 |
20744 |
0 |
0 |
T9 |
211297 |
0 |
0 |
0 |
T11 |
406281 |
83760 |
0 |
0 |
T12 |
10693 |
0 |
0 |
0 |
T13 |
8581 |
7880 |
0 |
0 |
T14 |
0 |
133552 |
0 |
0 |
T23 |
20954 |
0 |
0 |
0 |
T24 |
18187 |
0 |
0 |
0 |
T25 |
0 |
54400 |
0 |
0 |
T26 |
0 |
80896 |
0 |
0 |
T27 |
0 |
159296 |
0 |
0 |
T28 |
0 |
41488 |
0 |
0 |
T29 |
0 |
138464 |
0 |
0 |
T39 |
12644 |
0 |
0 |
0 |
T45 |
44368 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146066511 |
26086407 |
0 |
0 |
T7 |
516641 |
55280 |
0 |
0 |
T8 |
287706 |
20744 |
0 |
0 |
T9 |
211297 |
0 |
0 |
0 |
T11 |
406281 |
83760 |
0 |
0 |
T12 |
10693 |
0 |
0 |
0 |
T13 |
8581 |
7880 |
0 |
0 |
T14 |
0 |
133552 |
0 |
0 |
T23 |
20954 |
0 |
0 |
0 |
T24 |
18187 |
0 |
0 |
0 |
T25 |
0 |
54400 |
0 |
0 |
T26 |
0 |
80896 |
0 |
0 |
T27 |
0 |
159296 |
0 |
0 |
T28 |
0 |
41488 |
0 |
0 |
T29 |
0 |
138464 |
0 |
0 |
T39 |
12644 |
0 |
0 |
0 |
T45 |
44368 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146066511 |
26086407 |
0 |
0 |
T7 |
516641 |
55280 |
0 |
0 |
T8 |
287706 |
20744 |
0 |
0 |
T9 |
211297 |
0 |
0 |
0 |
T11 |
406281 |
83760 |
0 |
0 |
T12 |
10693 |
0 |
0 |
0 |
T13 |
8581 |
7880 |
0 |
0 |
T14 |
0 |
133552 |
0 |
0 |
T23 |
20954 |
0 |
0 |
0 |
T24 |
18187 |
0 |
0 |
0 |
T25 |
0 |
54400 |
0 |
0 |
T26 |
0 |
80896 |
0 |
0 |
T27 |
0 |
159296 |
0 |
0 |
T28 |
0 |
41488 |
0 |
0 |
T29 |
0 |
138464 |
0 |
0 |
T39 |
12644 |
0 |
0 |
0 |
T45 |
44368 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146066511 |
5353250 |
0 |
0 |
T7 |
516641 |
26934 |
0 |
0 |
T8 |
287706 |
3271 |
0 |
0 |
T9 |
211297 |
0 |
0 |
0 |
T11 |
406281 |
35150 |
0 |
0 |
T12 |
10693 |
0 |
0 |
0 |
T13 |
8581 |
3819 |
0 |
0 |
T14 |
0 |
58791 |
0 |
0 |
T23 |
20954 |
0 |
0 |
0 |
T24 |
18187 |
0 |
0 |
0 |
T25 |
0 |
20842 |
0 |
0 |
T26 |
0 |
33340 |
0 |
0 |
T27 |
0 |
56920 |
0 |
0 |
T28 |
0 |
17296 |
0 |
0 |
T29 |
0 |
54637 |
0 |
0 |
T39 |
12644 |
0 |
0 |
0 |
T45 |
44368 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T7,T8,T11 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T8,T11 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T7,T8,T11 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T7,T8,T11 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T7,T8,T11 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T7,T8,T11 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T7,T8,T11 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T7,T8,T11 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T7,T8,T11 |
0 |
0 |
Covered |
T7,T8,T11 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T11 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146066511 |
172087 |
0 |
0 |
T7 |
516641 |
866 |
0 |
0 |
T8 |
287706 |
105 |
0 |
0 |
T9 |
211297 |
0 |
0 |
0 |
T11 |
406281 |
1140 |
0 |
0 |
T12 |
10693 |
0 |
0 |
0 |
T13 |
8581 |
123 |
0 |
0 |
T14 |
0 |
1888 |
0 |
0 |
T23 |
20954 |
0 |
0 |
0 |
T24 |
18187 |
0 |
0 |
0 |
T25 |
0 |
671 |
0 |
0 |
T26 |
0 |
1072 |
0 |
0 |
T27 |
0 |
1826 |
0 |
0 |
T28 |
0 |
559 |
0 |
0 |
T29 |
0 |
1749 |
0 |
0 |
T39 |
12644 |
0 |
0 |
0 |
T45 |
44368 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146066511 |
26086407 |
0 |
0 |
T7 |
516641 |
55280 |
0 |
0 |
T8 |
287706 |
20744 |
0 |
0 |
T9 |
211297 |
0 |
0 |
0 |
T11 |
406281 |
83760 |
0 |
0 |
T12 |
10693 |
0 |
0 |
0 |
T13 |
8581 |
7880 |
0 |
0 |
T14 |
0 |
133552 |
0 |
0 |
T23 |
20954 |
0 |
0 |
0 |
T24 |
18187 |
0 |
0 |
0 |
T25 |
0 |
54400 |
0 |
0 |
T26 |
0 |
80896 |
0 |
0 |
T27 |
0 |
159296 |
0 |
0 |
T28 |
0 |
41488 |
0 |
0 |
T29 |
0 |
138464 |
0 |
0 |
T39 |
12644 |
0 |
0 |
0 |
T45 |
44368 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146066511 |
26086407 |
0 |
0 |
T7 |
516641 |
55280 |
0 |
0 |
T8 |
287706 |
20744 |
0 |
0 |
T9 |
211297 |
0 |
0 |
0 |
T11 |
406281 |
83760 |
0 |
0 |
T12 |
10693 |
0 |
0 |
0 |
T13 |
8581 |
7880 |
0 |
0 |
T14 |
0 |
133552 |
0 |
0 |
T23 |
20954 |
0 |
0 |
0 |
T24 |
18187 |
0 |
0 |
0 |
T25 |
0 |
54400 |
0 |
0 |
T26 |
0 |
80896 |
0 |
0 |
T27 |
0 |
159296 |
0 |
0 |
T28 |
0 |
41488 |
0 |
0 |
T29 |
0 |
138464 |
0 |
0 |
T39 |
12644 |
0 |
0 |
0 |
T45 |
44368 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146066511 |
26086407 |
0 |
0 |
T7 |
516641 |
55280 |
0 |
0 |
T8 |
287706 |
20744 |
0 |
0 |
T9 |
211297 |
0 |
0 |
0 |
T11 |
406281 |
83760 |
0 |
0 |
T12 |
10693 |
0 |
0 |
0 |
T13 |
8581 |
7880 |
0 |
0 |
T14 |
0 |
133552 |
0 |
0 |
T23 |
20954 |
0 |
0 |
0 |
T24 |
18187 |
0 |
0 |
0 |
T25 |
0 |
54400 |
0 |
0 |
T26 |
0 |
80896 |
0 |
0 |
T27 |
0 |
159296 |
0 |
0 |
T28 |
0 |
41488 |
0 |
0 |
T29 |
0 |
138464 |
0 |
0 |
T39 |
12644 |
0 |
0 |
0 |
T45 |
44368 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146066511 |
172087 |
0 |
0 |
T7 |
516641 |
866 |
0 |
0 |
T8 |
287706 |
105 |
0 |
0 |
T9 |
211297 |
0 |
0 |
0 |
T11 |
406281 |
1140 |
0 |
0 |
T12 |
10693 |
0 |
0 |
0 |
T13 |
8581 |
123 |
0 |
0 |
T14 |
0 |
1888 |
0 |
0 |
T23 |
20954 |
0 |
0 |
0 |
T24 |
18187 |
0 |
0 |
0 |
T25 |
0 |
671 |
0 |
0 |
T26 |
0 |
1072 |
0 |
0 |
T27 |
0 |
1826 |
0 |
0 |
T28 |
0 |
559 |
0 |
0 |
T29 |
0 |
1749 |
0 |
0 |
T39 |
12644 |
0 |
0 |
0 |
T45 |
44368 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T5,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
430056397 |
3130833 |
0 |
0 |
T1 |
22767 |
832 |
0 |
0 |
T2 |
1385 |
0 |
0 |
0 |
T3 |
420577 |
832 |
0 |
0 |
T4 |
104304 |
5417 |
0 |
0 |
T5 |
292933 |
832 |
0 |
0 |
T6 |
155411 |
16440 |
0 |
0 |
T7 |
411975 |
6656 |
0 |
0 |
T8 |
146873 |
4160 |
0 |
0 |
T9 |
105264 |
4992 |
0 |
0 |
T10 |
1829 |
0 |
0 |
0 |
T11 |
0 |
6656 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
430056397 |
429966791 |
0 |
0 |
T1 |
22767 |
22687 |
0 |
0 |
T2 |
1385 |
1297 |
0 |
0 |
T3 |
420577 |
420521 |
0 |
0 |
T4 |
104304 |
104206 |
0 |
0 |
T5 |
292933 |
292868 |
0 |
0 |
T6 |
155411 |
155212 |
0 |
0 |
T7 |
411975 |
411968 |
0 |
0 |
T8 |
146873 |
146864 |
0 |
0 |
T9 |
105264 |
105189 |
0 |
0 |
T10 |
1829 |
1772 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
430056397 |
429966791 |
0 |
0 |
T1 |
22767 |
22687 |
0 |
0 |
T2 |
1385 |
1297 |
0 |
0 |
T3 |
420577 |
420521 |
0 |
0 |
T4 |
104304 |
104206 |
0 |
0 |
T5 |
292933 |
292868 |
0 |
0 |
T6 |
155411 |
155212 |
0 |
0 |
T7 |
411975 |
411968 |
0 |
0 |
T8 |
146873 |
146864 |
0 |
0 |
T9 |
105264 |
105189 |
0 |
0 |
T10 |
1829 |
1772 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
430056397 |
429966791 |
0 |
0 |
T1 |
22767 |
22687 |
0 |
0 |
T2 |
1385 |
1297 |
0 |
0 |
T3 |
420577 |
420521 |
0 |
0 |
T4 |
104304 |
104206 |
0 |
0 |
T5 |
292933 |
292868 |
0 |
0 |
T6 |
155411 |
155212 |
0 |
0 |
T7 |
411975 |
411968 |
0 |
0 |
T8 |
146873 |
146864 |
0 |
0 |
T9 |
105264 |
105189 |
0 |
0 |
T10 |
1829 |
1772 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
430056397 |
3130833 |
0 |
0 |
T1 |
22767 |
832 |
0 |
0 |
T2 |
1385 |
0 |
0 |
0 |
T3 |
420577 |
832 |
0 |
0 |
T4 |
104304 |
5417 |
0 |
0 |
T5 |
292933 |
832 |
0 |
0 |
T6 |
155411 |
16440 |
0 |
0 |
T7 |
411975 |
6656 |
0 |
0 |
T8 |
146873 |
4160 |
0 |
0 |
T9 |
105264 |
4992 |
0 |
0 |
T10 |
1829 |
0 |
0 |
0 |
T11 |
0 |
6656 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
430056397 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
430056397 |
429966791 |
0 |
0 |
T1 |
22767 |
22687 |
0 |
0 |
T2 |
1385 |
1297 |
0 |
0 |
T3 |
420577 |
420521 |
0 |
0 |
T4 |
104304 |
104206 |
0 |
0 |
T5 |
292933 |
292868 |
0 |
0 |
T6 |
155411 |
155212 |
0 |
0 |
T7 |
411975 |
411968 |
0 |
0 |
T8 |
146873 |
146864 |
0 |
0 |
T9 |
105264 |
105189 |
0 |
0 |
T10 |
1829 |
1772 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
430056397 |
429966791 |
0 |
0 |
T1 |
22767 |
22687 |
0 |
0 |
T2 |
1385 |
1297 |
0 |
0 |
T3 |
420577 |
420521 |
0 |
0 |
T4 |
104304 |
104206 |
0 |
0 |
T5 |
292933 |
292868 |
0 |
0 |
T6 |
155411 |
155212 |
0 |
0 |
T7 |
411975 |
411968 |
0 |
0 |
T8 |
146873 |
146864 |
0 |
0 |
T9 |
105264 |
105189 |
0 |
0 |
T10 |
1829 |
1772 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
430056397 |
429966791 |
0 |
0 |
T1 |
22767 |
22687 |
0 |
0 |
T2 |
1385 |
1297 |
0 |
0 |
T3 |
420577 |
420521 |
0 |
0 |
T4 |
104304 |
104206 |
0 |
0 |
T5 |
292933 |
292868 |
0 |
0 |
T6 |
155411 |
155212 |
0 |
0 |
T7 |
411975 |
411968 |
0 |
0 |
T8 |
146873 |
146864 |
0 |
0 |
T9 |
105264 |
105189 |
0 |
0 |
T10 |
1829 |
1772 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
430056397 |
0 |
0 |
0 |