dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 432344881 2822790 0 0
DepthKnown_A 432344881 432215909 0 0
RvalidKnown_A 432344881 432215909 0 0
WreadyKnown_A 432344881 432215909 0 0
gen_passthru_fifo.paramCheckPass 1151 1151 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432344881 2822790 0 0
T1 22767 1663 0 0
T2 1385 0 0 0
T3 420577 832 0 0
T4 104304 4163 0 0
T5 292933 1663 0 0
T6 155411 10819 0 0
T7 411975 9149 0 0
T8 146873 4991 0 0
T9 105264 7485 0 0
T10 1829 0 0 0
T11 0 9149 0 0
T12 0 1663 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432344881 432215909 0 0
T1 22767 22687 0 0
T2 1385 1297 0 0
T3 420577 420521 0 0
T4 104304 104206 0 0
T5 292933 292868 0 0
T6 155411 155212 0 0
T7 411975 411968 0 0
T8 146873 146864 0 0
T9 105264 105189 0 0
T10 1829 1772 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432344881 432215909 0 0
T1 22767 22687 0 0
T2 1385 1297 0 0
T3 420577 420521 0 0
T4 104304 104206 0 0
T5 292933 292868 0 0
T6 155411 155212 0 0
T7 411975 411968 0 0
T8 146873 146864 0 0
T9 105264 105189 0 0
T10 1829 1772 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432344881 432215909 0 0
T1 22767 22687 0 0
T2 1385 1297 0 0
T3 420577 420521 0 0
T4 104304 104206 0 0
T5 292933 292868 0 0
T6 155411 155212 0 0
T7 411975 411968 0 0
T8 146873 146864 0 0
T9 105264 105189 0 0
T10 1829 1772 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1151 1151 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 432344881 3156758 0 0
DepthKnown_A 432344881 432215909 0 0
RvalidKnown_A 432344881 432215909 0 0
WreadyKnown_A 432344881 432215909 0 0
gen_passthru_fifo.paramCheckPass 1151 1151 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432344881 3156758 0 0
T1 22767 832 0 0
T2 1385 0 0 0
T3 420577 832 0 0
T4 104304 5417 0 0
T5 292933 832 0 0
T6 155411 16440 0 0
T7 411975 6656 0 0
T8 146873 4160 0 0
T9 105264 4992 0 0
T10 1829 0 0 0
T11 0 6656 0 0
T12 0 832 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432344881 432215909 0 0
T1 22767 22687 0 0
T2 1385 1297 0 0
T3 420577 420521 0 0
T4 104304 104206 0 0
T5 292933 292868 0 0
T6 155411 155212 0 0
T7 411975 411968 0 0
T8 146873 146864 0 0
T9 105264 105189 0 0
T10 1829 1772 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432344881 432215909 0 0
T1 22767 22687 0 0
T2 1385 1297 0 0
T3 420577 420521 0 0
T4 104304 104206 0 0
T5 292933 292868 0 0
T6 155411 155212 0 0
T7 411975 411968 0 0
T8 146873 146864 0 0
T9 105264 105189 0 0
T10 1829 1772 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432344881 432215909 0 0
T1 22767 22687 0 0
T2 1385 1297 0 0
T3 420577 420521 0 0
T4 104304 104206 0 0
T5 292933 292868 0 0
T6 155411 155212 0 0
T7 411975 411968 0 0
T8 146873 146864 0 0
T9 105264 105189 0 0
T10 1829 1772 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1151 1151 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 432344881 175055 0 0
DepthKnown_A 432344881 432215909 0 0
RvalidKnown_A 432344881 432215909 0 0
WreadyKnown_A 432344881 432215909 0 0
gen_passthru_fifo.paramCheckPass 1151 1151 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432344881 175055 0 0
T4 104304 161 0 0
T5 292933 0 0 0
T6 155411 129 0 0
T7 411975 503 0 0
T8 146873 385 0 0
T9 105264 64 0 0
T10 1829 0 0 0
T11 283722 1176 0 0
T12 88672 0 0 0
T13 0 45 0 0
T14 0 1324 0 0
T23 8595 0 0 0
T25 0 434 0 0
T36 0 64 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432344881 432215909 0 0
T1 22767 22687 0 0
T2 1385 1297 0 0
T3 420577 420521 0 0
T4 104304 104206 0 0
T5 292933 292868 0 0
T6 155411 155212 0 0
T7 411975 411968 0 0
T8 146873 146864 0 0
T9 105264 105189 0 0
T10 1829 1772 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432344881 432215909 0 0
T1 22767 22687 0 0
T2 1385 1297 0 0
T3 420577 420521 0 0
T4 104304 104206 0 0
T5 292933 292868 0 0
T6 155411 155212 0 0
T7 411975 411968 0 0
T8 146873 146864 0 0
T9 105264 105189 0 0
T10 1829 1772 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432344881 432215909 0 0
T1 22767 22687 0 0
T2 1385 1297 0 0
T3 420577 420521 0 0
T4 104304 104206 0 0
T5 292933 292868 0 0
T6 155411 155212 0 0
T7 411975 411968 0 0
T8 146873 146864 0 0
T9 105264 105189 0 0
T10 1829 1772 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1151 1151 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 432344881 420322 0 0
DepthKnown_A 432344881 432215909 0 0
RvalidKnown_A 432344881 432215909 0 0
WreadyKnown_A 432344881 432215909 0 0
gen_passthru_fifo.paramCheckPass 1151 1151 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432344881 420322 0 0
T4 104304 714 0 0
T5 292933 0 0 0
T6 155411 427 0 0
T7 411975 503 0 0
T8 146873 385 0 0
T9 105264 64 0 0
T10 1829 0 0 0
T11 283722 1176 0 0
T12 88672 0 0 0
T13 0 45 0 0
T14 0 3790 0 0
T23 8595 0 0 0
T25 0 434 0 0
T36 0 334 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432344881 432215909 0 0
T1 22767 22687 0 0
T2 1385 1297 0 0
T3 420577 420521 0 0
T4 104304 104206 0 0
T5 292933 292868 0 0
T6 155411 155212 0 0
T7 411975 411968 0 0
T8 146873 146864 0 0
T9 105264 105189 0 0
T10 1829 1772 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432344881 432215909 0 0
T1 22767 22687 0 0
T2 1385 1297 0 0
T3 420577 420521 0 0
T4 104304 104206 0 0
T5 292933 292868 0 0
T6 155411 155212 0 0
T7 411975 411968 0 0
T8 146873 146864 0 0
T9 105264 105189 0 0
T10 1829 1772 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432344881 432215909 0 0
T1 22767 22687 0 0
T2 1385 1297 0 0
T3 420577 420521 0 0
T4 104304 104206 0 0
T5 292933 292868 0 0
T6 155411 155212 0 0
T7 411975 411968 0 0
T8 146873 146864 0 0
T9 105264 105189 0 0
T10 1829 1772 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1151 1151 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 432344881 5826315 0 0
DepthKnown_A 432344881 432215909 0 0
RvalidKnown_A 432344881 432215909 0 0
WreadyKnown_A 432344881 432215909 0 0
gen_passthru_fifo.paramCheckPass 1151 1151 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432344881 5826315 0 0
T1 22767 50 0 0
T2 1385 10 0 0
T3 420577 29051 0 0
T4 104304 489 0 0
T5 292933 16061 0 0
T6 155411 1083 0 0
T7 411975 76967 0 0
T8 146873 22141 0 0
T9 105264 504 0 0
T10 1829 77 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432344881 432215909 0 0
T1 22767 22687 0 0
T2 1385 1297 0 0
T3 420577 420521 0 0
T4 104304 104206 0 0
T5 292933 292868 0 0
T6 155411 155212 0 0
T7 411975 411968 0 0
T8 146873 146864 0 0
T9 105264 105189 0 0
T10 1829 1772 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432344881 432215909 0 0
T1 22767 22687 0 0
T2 1385 1297 0 0
T3 420577 420521 0 0
T4 104304 104206 0 0
T5 292933 292868 0 0
T6 155411 155212 0 0
T7 411975 411968 0 0
T8 146873 146864 0 0
T9 105264 105189 0 0
T10 1829 1772 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432344881 432215909 0 0
T1 22767 22687 0 0
T2 1385 1297 0 0
T3 420577 420521 0 0
T4 104304 104206 0 0
T5 292933 292868 0 0
T6 155411 155212 0 0
T7 411975 411968 0 0
T8 146873 146864 0 0
T9 105264 105189 0 0
T10 1829 1772 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1151 1151 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 432344881 12708960 0 0
DepthKnown_A 432344881 432215909 0 0
RvalidKnown_A 432344881 432215909 0 0
WreadyKnown_A 432344881 432215909 0 0
gen_passthru_fifo.paramCheckPass 1151 1151 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432344881 12708960 0 0
T1 22767 98 0 0
T2 1385 10 0 0
T3 420577 29051 0 0
T4 104304 2078 0 0
T5 292933 16061 0 0
T6 155411 3023 0 0
T7 411975 76395 0 0
T8 146873 21854 0 0
T9 105264 502 0 0
T10 1829 77 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432344881 432215909 0 0
T1 22767 22687 0 0
T2 1385 1297 0 0
T3 420577 420521 0 0
T4 104304 104206 0 0
T5 292933 292868 0 0
T6 155411 155212 0 0
T7 411975 411968 0 0
T8 146873 146864 0 0
T9 105264 105189 0 0
T10 1829 1772 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432344881 432215909 0 0
T1 22767 22687 0 0
T2 1385 1297 0 0
T3 420577 420521 0 0
T4 104304 104206 0 0
T5 292933 292868 0 0
T6 155411 155212 0 0
T7 411975 411968 0 0
T8 146873 146864 0 0
T9 105264 105189 0 0
T10 1829 1772 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 432344881 432215909 0 0
T1 22767 22687 0 0
T2 1385 1297 0 0
T3 420577 420521 0 0
T4 104304 104206 0 0
T5 292933 292868 0 0
T6 155411 155212 0 0
T7 411975 411968 0 0
T8 146873 146864 0 0
T9 105264 105189 0 0
T10 1829 1772 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1151 1151 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%