Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T5,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T5,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T9 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T5,T9 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T5,T9 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T9 |
1 | 0 | Covered | T3,T5,T9 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T5,T9 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T5,T9 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149824627 |
20440749 |
0 |
0 |
T3 |
331713 |
53783 |
0 |
0 |
T4 |
10400 |
0 |
0 |
0 |
T5 |
893792 |
101437 |
0 |
0 |
T7 |
99063 |
0 |
0 |
0 |
T8 |
729 |
0 |
0 |
0 |
T9 |
465465 |
98813 |
0 |
0 |
T10 |
152757 |
25643 |
0 |
0 |
T11 |
127276 |
70828 |
0 |
0 |
T12 |
74111 |
0 |
0 |
0 |
T13 |
422200 |
10380 |
0 |
0 |
T15 |
0 |
106311 |
0 |
0 |
T29 |
0 |
18152 |
0 |
0 |
T33 |
0 |
78347 |
0 |
0 |
T47 |
0 |
25326 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149824627 |
118687432 |
0 |
0 |
T2 |
21020 |
20784 |
0 |
0 |
T3 |
331713 |
227021 |
0 |
0 |
T4 |
10400 |
10400 |
0 |
0 |
T5 |
893792 |
765088 |
0 |
0 |
T7 |
99063 |
0 |
0 |
0 |
T8 |
729 |
0 |
0 |
0 |
T9 |
465465 |
453230 |
0 |
0 |
T10 |
152757 |
150293 |
0 |
0 |
T11 |
127276 |
127270 |
0 |
0 |
T12 |
74111 |
74080 |
0 |
0 |
T13 |
0 |
117488 |
0 |
0 |
T14 |
0 |
50592 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149824627 |
118687432 |
0 |
0 |
T2 |
21020 |
20784 |
0 |
0 |
T3 |
331713 |
227021 |
0 |
0 |
T4 |
10400 |
10400 |
0 |
0 |
T5 |
893792 |
765088 |
0 |
0 |
T7 |
99063 |
0 |
0 |
0 |
T8 |
729 |
0 |
0 |
0 |
T9 |
465465 |
453230 |
0 |
0 |
T10 |
152757 |
150293 |
0 |
0 |
T11 |
127276 |
127270 |
0 |
0 |
T12 |
74111 |
74080 |
0 |
0 |
T13 |
0 |
117488 |
0 |
0 |
T14 |
0 |
50592 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149824627 |
118687432 |
0 |
0 |
T2 |
21020 |
20784 |
0 |
0 |
T3 |
331713 |
227021 |
0 |
0 |
T4 |
10400 |
10400 |
0 |
0 |
T5 |
893792 |
765088 |
0 |
0 |
T7 |
99063 |
0 |
0 |
0 |
T8 |
729 |
0 |
0 |
0 |
T9 |
465465 |
453230 |
0 |
0 |
T10 |
152757 |
150293 |
0 |
0 |
T11 |
127276 |
127270 |
0 |
0 |
T12 |
74111 |
74080 |
0 |
0 |
T13 |
0 |
117488 |
0 |
0 |
T14 |
0 |
50592 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149824627 |
20440749 |
0 |
0 |
T3 |
331713 |
53783 |
0 |
0 |
T4 |
10400 |
0 |
0 |
0 |
T5 |
893792 |
101437 |
0 |
0 |
T7 |
99063 |
0 |
0 |
0 |
T8 |
729 |
0 |
0 |
0 |
T9 |
465465 |
98813 |
0 |
0 |
T10 |
152757 |
25643 |
0 |
0 |
T11 |
127276 |
70828 |
0 |
0 |
T12 |
74111 |
0 |
0 |
0 |
T13 |
422200 |
10380 |
0 |
0 |
T15 |
0 |
106311 |
0 |
0 |
T29 |
0 |
18152 |
0 |
0 |
T33 |
0 |
78347 |
0 |
0 |
T47 |
0 |
25326 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T5,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T4 |
1 | 0 | 1 | Covered | T3,T5,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T5,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T9 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T5,T9 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T5,T9 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T9 |
1 | 0 | Covered | T3,T5,T9 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T5,T9 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T5,T9 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149824627 |
21487471 |
0 |
0 |
T3 |
331713 |
55586 |
0 |
0 |
T4 |
10400 |
0 |
0 |
0 |
T5 |
893792 |
107322 |
0 |
0 |
T7 |
99063 |
0 |
0 |
0 |
T8 |
729 |
0 |
0 |
0 |
T9 |
465465 |
103765 |
0 |
0 |
T10 |
152757 |
26535 |
0 |
0 |
T11 |
127276 |
75590 |
0 |
0 |
T12 |
74111 |
0 |
0 |
0 |
T13 |
422200 |
11022 |
0 |
0 |
T15 |
0 |
109887 |
0 |
0 |
T29 |
0 |
19195 |
0 |
0 |
T33 |
0 |
81563 |
0 |
0 |
T47 |
0 |
26325 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149824627 |
118687432 |
0 |
0 |
T2 |
21020 |
20784 |
0 |
0 |
T3 |
331713 |
227021 |
0 |
0 |
T4 |
10400 |
10400 |
0 |
0 |
T5 |
893792 |
765088 |
0 |
0 |
T7 |
99063 |
0 |
0 |
0 |
T8 |
729 |
0 |
0 |
0 |
T9 |
465465 |
453230 |
0 |
0 |
T10 |
152757 |
150293 |
0 |
0 |
T11 |
127276 |
127270 |
0 |
0 |
T12 |
74111 |
74080 |
0 |
0 |
T13 |
0 |
117488 |
0 |
0 |
T14 |
0 |
50592 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149824627 |
118687432 |
0 |
0 |
T2 |
21020 |
20784 |
0 |
0 |
T3 |
331713 |
227021 |
0 |
0 |
T4 |
10400 |
10400 |
0 |
0 |
T5 |
893792 |
765088 |
0 |
0 |
T7 |
99063 |
0 |
0 |
0 |
T8 |
729 |
0 |
0 |
0 |
T9 |
465465 |
453230 |
0 |
0 |
T10 |
152757 |
150293 |
0 |
0 |
T11 |
127276 |
127270 |
0 |
0 |
T12 |
74111 |
74080 |
0 |
0 |
T13 |
0 |
117488 |
0 |
0 |
T14 |
0 |
50592 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149824627 |
118687432 |
0 |
0 |
T2 |
21020 |
20784 |
0 |
0 |
T3 |
331713 |
227021 |
0 |
0 |
T4 |
10400 |
10400 |
0 |
0 |
T5 |
893792 |
765088 |
0 |
0 |
T7 |
99063 |
0 |
0 |
0 |
T8 |
729 |
0 |
0 |
0 |
T9 |
465465 |
453230 |
0 |
0 |
T10 |
152757 |
150293 |
0 |
0 |
T11 |
127276 |
127270 |
0 |
0 |
T12 |
74111 |
74080 |
0 |
0 |
T13 |
0 |
117488 |
0 |
0 |
T14 |
0 |
50592 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149824627 |
21487471 |
0 |
0 |
T3 |
331713 |
55586 |
0 |
0 |
T4 |
10400 |
0 |
0 |
0 |
T5 |
893792 |
107322 |
0 |
0 |
T7 |
99063 |
0 |
0 |
0 |
T8 |
729 |
0 |
0 |
0 |
T9 |
465465 |
103765 |
0 |
0 |
T10 |
152757 |
26535 |
0 |
0 |
T11 |
127276 |
75590 |
0 |
0 |
T12 |
74111 |
0 |
0 |
0 |
T13 |
422200 |
11022 |
0 |
0 |
T15 |
0 |
109887 |
0 |
0 |
T29 |
0 |
19195 |
0 |
0 |
T33 |
0 |
81563 |
0 |
0 |
T47 |
0 |
26325 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149824627 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149824627 |
118687432 |
0 |
0 |
T2 |
21020 |
20784 |
0 |
0 |
T3 |
331713 |
227021 |
0 |
0 |
T4 |
10400 |
10400 |
0 |
0 |
T5 |
893792 |
765088 |
0 |
0 |
T7 |
99063 |
0 |
0 |
0 |
T8 |
729 |
0 |
0 |
0 |
T9 |
465465 |
453230 |
0 |
0 |
T10 |
152757 |
150293 |
0 |
0 |
T11 |
127276 |
127270 |
0 |
0 |
T12 |
74111 |
74080 |
0 |
0 |
T13 |
0 |
117488 |
0 |
0 |
T14 |
0 |
50592 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149824627 |
118687432 |
0 |
0 |
T2 |
21020 |
20784 |
0 |
0 |
T3 |
331713 |
227021 |
0 |
0 |
T4 |
10400 |
10400 |
0 |
0 |
T5 |
893792 |
765088 |
0 |
0 |
T7 |
99063 |
0 |
0 |
0 |
T8 |
729 |
0 |
0 |
0 |
T9 |
465465 |
453230 |
0 |
0 |
T10 |
152757 |
150293 |
0 |
0 |
T11 |
127276 |
127270 |
0 |
0 |
T12 |
74111 |
74080 |
0 |
0 |
T13 |
0 |
117488 |
0 |
0 |
T14 |
0 |
50592 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149824627 |
118687432 |
0 |
0 |
T2 |
21020 |
20784 |
0 |
0 |
T3 |
331713 |
227021 |
0 |
0 |
T4 |
10400 |
10400 |
0 |
0 |
T5 |
893792 |
765088 |
0 |
0 |
T7 |
99063 |
0 |
0 |
0 |
T8 |
729 |
0 |
0 |
0 |
T9 |
465465 |
453230 |
0 |
0 |
T10 |
152757 |
150293 |
0 |
0 |
T11 |
127276 |
127270 |
0 |
0 |
T12 |
74111 |
74080 |
0 |
0 |
T13 |
0 |
117488 |
0 |
0 |
T14 |
0 |
50592 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149824627 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T5,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T5,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T5,T7 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T5,T9 |
1 | 0 | 1 | Covered | T3,T5,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T9 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T5,T9 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T5,T9 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T9 |
1 | 0 | Covered | T3,T5,T9 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T5,T9 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T5,T7 |
0 |
0 |
Covered |
T3,T5,T7 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T5,T9 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149824627 |
6094235 |
0 |
0 |
T3 |
331713 |
34599 |
0 |
0 |
T4 |
10400 |
0 |
0 |
0 |
T5 |
893792 |
41423 |
0 |
0 |
T7 |
99063 |
0 |
0 |
0 |
T8 |
729 |
0 |
0 |
0 |
T9 |
465465 |
4659 |
0 |
0 |
T10 |
152757 |
0 |
0 |
0 |
T11 |
127276 |
0 |
0 |
0 |
T12 |
74111 |
0 |
0 |
0 |
T13 |
422200 |
40340 |
0 |
0 |
T15 |
0 |
44098 |
0 |
0 |
T29 |
0 |
49447 |
0 |
0 |
T33 |
0 |
50844 |
0 |
0 |
T36 |
0 |
30743 |
0 |
0 |
T44 |
0 |
2747 |
0 |
0 |
T45 |
0 |
894 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149824627 |
29721568 |
0 |
0 |
T3 |
331713 |
99984 |
0 |
0 |
T4 |
10400 |
0 |
0 |
0 |
T5 |
893792 |
122608 |
0 |
0 |
T7 |
99063 |
94312 |
0 |
0 |
T8 |
729 |
720 |
0 |
0 |
T9 |
465465 |
11000 |
0 |
0 |
T10 |
152757 |
0 |
0 |
0 |
T11 |
127276 |
0 |
0 |
0 |
T12 |
74111 |
0 |
0 |
0 |
T13 |
422200 |
302664 |
0 |
0 |
T31 |
0 |
112440 |
0 |
0 |
T32 |
0 |
100712 |
0 |
0 |
T33 |
0 |
112504 |
0 |
0 |
T34 |
0 |
144 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149824627 |
29721568 |
0 |
0 |
T3 |
331713 |
99984 |
0 |
0 |
T4 |
10400 |
0 |
0 |
0 |
T5 |
893792 |
122608 |
0 |
0 |
T7 |
99063 |
94312 |
0 |
0 |
T8 |
729 |
720 |
0 |
0 |
T9 |
465465 |
11000 |
0 |
0 |
T10 |
152757 |
0 |
0 |
0 |
T11 |
127276 |
0 |
0 |
0 |
T12 |
74111 |
0 |
0 |
0 |
T13 |
422200 |
302664 |
0 |
0 |
T31 |
0 |
112440 |
0 |
0 |
T32 |
0 |
100712 |
0 |
0 |
T33 |
0 |
112504 |
0 |
0 |
T34 |
0 |
144 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149824627 |
29721568 |
0 |
0 |
T3 |
331713 |
99984 |
0 |
0 |
T4 |
10400 |
0 |
0 |
0 |
T5 |
893792 |
122608 |
0 |
0 |
T7 |
99063 |
94312 |
0 |
0 |
T8 |
729 |
720 |
0 |
0 |
T9 |
465465 |
11000 |
0 |
0 |
T10 |
152757 |
0 |
0 |
0 |
T11 |
127276 |
0 |
0 |
0 |
T12 |
74111 |
0 |
0 |
0 |
T13 |
422200 |
302664 |
0 |
0 |
T31 |
0 |
112440 |
0 |
0 |
T32 |
0 |
100712 |
0 |
0 |
T33 |
0 |
112504 |
0 |
0 |
T34 |
0 |
144 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149824627 |
6094235 |
0 |
0 |
T3 |
331713 |
34599 |
0 |
0 |
T4 |
10400 |
0 |
0 |
0 |
T5 |
893792 |
41423 |
0 |
0 |
T7 |
99063 |
0 |
0 |
0 |
T8 |
729 |
0 |
0 |
0 |
T9 |
465465 |
4659 |
0 |
0 |
T10 |
152757 |
0 |
0 |
0 |
T11 |
127276 |
0 |
0 |
0 |
T12 |
74111 |
0 |
0 |
0 |
T13 |
422200 |
40340 |
0 |
0 |
T15 |
0 |
44098 |
0 |
0 |
T29 |
0 |
49447 |
0 |
0 |
T33 |
0 |
50844 |
0 |
0 |
T36 |
0 |
30743 |
0 |
0 |
T44 |
0 |
2747 |
0 |
0 |
T45 |
0 |
894 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T5,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T7 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T5,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T5,T7 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T9 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T5,T9 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T5,T9 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T5,T7 |
0 |
0 |
Covered |
T3,T5,T7 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T5,T9 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149824627 |
195957 |
0 |
0 |
T3 |
331713 |
1107 |
0 |
0 |
T4 |
10400 |
0 |
0 |
0 |
T5 |
893792 |
1335 |
0 |
0 |
T7 |
99063 |
0 |
0 |
0 |
T8 |
729 |
0 |
0 |
0 |
T9 |
465465 |
149 |
0 |
0 |
T10 |
152757 |
0 |
0 |
0 |
T11 |
127276 |
0 |
0 |
0 |
T12 |
74111 |
0 |
0 |
0 |
T13 |
422200 |
1297 |
0 |
0 |
T15 |
0 |
1420 |
0 |
0 |
T29 |
0 |
1593 |
0 |
0 |
T33 |
0 |
1635 |
0 |
0 |
T36 |
0 |
989 |
0 |
0 |
T44 |
0 |
86 |
0 |
0 |
T45 |
0 |
29 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149824627 |
29721568 |
0 |
0 |
T3 |
331713 |
99984 |
0 |
0 |
T4 |
10400 |
0 |
0 |
0 |
T5 |
893792 |
122608 |
0 |
0 |
T7 |
99063 |
94312 |
0 |
0 |
T8 |
729 |
720 |
0 |
0 |
T9 |
465465 |
11000 |
0 |
0 |
T10 |
152757 |
0 |
0 |
0 |
T11 |
127276 |
0 |
0 |
0 |
T12 |
74111 |
0 |
0 |
0 |
T13 |
422200 |
302664 |
0 |
0 |
T31 |
0 |
112440 |
0 |
0 |
T32 |
0 |
100712 |
0 |
0 |
T33 |
0 |
112504 |
0 |
0 |
T34 |
0 |
144 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149824627 |
29721568 |
0 |
0 |
T3 |
331713 |
99984 |
0 |
0 |
T4 |
10400 |
0 |
0 |
0 |
T5 |
893792 |
122608 |
0 |
0 |
T7 |
99063 |
94312 |
0 |
0 |
T8 |
729 |
720 |
0 |
0 |
T9 |
465465 |
11000 |
0 |
0 |
T10 |
152757 |
0 |
0 |
0 |
T11 |
127276 |
0 |
0 |
0 |
T12 |
74111 |
0 |
0 |
0 |
T13 |
422200 |
302664 |
0 |
0 |
T31 |
0 |
112440 |
0 |
0 |
T32 |
0 |
100712 |
0 |
0 |
T33 |
0 |
112504 |
0 |
0 |
T34 |
0 |
144 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149824627 |
29721568 |
0 |
0 |
T3 |
331713 |
99984 |
0 |
0 |
T4 |
10400 |
0 |
0 |
0 |
T5 |
893792 |
122608 |
0 |
0 |
T7 |
99063 |
94312 |
0 |
0 |
T8 |
729 |
720 |
0 |
0 |
T9 |
465465 |
11000 |
0 |
0 |
T10 |
152757 |
0 |
0 |
0 |
T11 |
127276 |
0 |
0 |
0 |
T12 |
74111 |
0 |
0 |
0 |
T13 |
422200 |
302664 |
0 |
0 |
T31 |
0 |
112440 |
0 |
0 |
T32 |
0 |
100712 |
0 |
0 |
T33 |
0 |
112504 |
0 |
0 |
T34 |
0 |
144 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149824627 |
195957 |
0 |
0 |
T3 |
331713 |
1107 |
0 |
0 |
T4 |
10400 |
0 |
0 |
0 |
T5 |
893792 |
1335 |
0 |
0 |
T7 |
99063 |
0 |
0 |
0 |
T8 |
729 |
0 |
0 |
0 |
T9 |
465465 |
149 |
0 |
0 |
T10 |
152757 |
0 |
0 |
0 |
T11 |
127276 |
0 |
0 |
0 |
T12 |
74111 |
0 |
0 |
0 |
T13 |
422200 |
1297 |
0 |
0 |
T15 |
0 |
1420 |
0 |
0 |
T29 |
0 |
1593 |
0 |
0 |
T33 |
0 |
1635 |
0 |
0 |
T36 |
0 |
989 |
0 |
0 |
T44 |
0 |
86 |
0 |
0 |
T45 |
0 |
29 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437210049 |
3290751 |
0 |
0 |
T2 |
24832 |
832 |
0 |
0 |
T3 |
705885 |
4992 |
0 |
0 |
T4 |
12661 |
2673 |
0 |
0 |
T5 |
446152 |
29420 |
0 |
0 |
T6 |
1071 |
0 |
0 |
0 |
T7 |
201504 |
0 |
0 |
0 |
T8 |
2856 |
0 |
0 |
0 |
T9 |
188811 |
4992 |
0 |
0 |
T10 |
122758 |
6979 |
0 |
0 |
T11 |
131122 |
832 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
3328 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437210049 |
437120696 |
0 |
0 |
T1 |
1291 |
1216 |
0 |
0 |
T2 |
24832 |
24760 |
0 |
0 |
T3 |
705885 |
705824 |
0 |
0 |
T4 |
12661 |
12567 |
0 |
0 |
T5 |
446152 |
446146 |
0 |
0 |
T6 |
1071 |
993 |
0 |
0 |
T7 |
201504 |
201421 |
0 |
0 |
T8 |
2856 |
2759 |
0 |
0 |
T9 |
188811 |
188802 |
0 |
0 |
T10 |
122758 |
122751 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437210049 |
437120696 |
0 |
0 |
T1 |
1291 |
1216 |
0 |
0 |
T2 |
24832 |
24760 |
0 |
0 |
T3 |
705885 |
705824 |
0 |
0 |
T4 |
12661 |
12567 |
0 |
0 |
T5 |
446152 |
446146 |
0 |
0 |
T6 |
1071 |
993 |
0 |
0 |
T7 |
201504 |
201421 |
0 |
0 |
T8 |
2856 |
2759 |
0 |
0 |
T9 |
188811 |
188802 |
0 |
0 |
T10 |
122758 |
122751 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437210049 |
437120696 |
0 |
0 |
T1 |
1291 |
1216 |
0 |
0 |
T2 |
24832 |
24760 |
0 |
0 |
T3 |
705885 |
705824 |
0 |
0 |
T4 |
12661 |
12567 |
0 |
0 |
T5 |
446152 |
446146 |
0 |
0 |
T6 |
1071 |
993 |
0 |
0 |
T7 |
201504 |
201421 |
0 |
0 |
T8 |
2856 |
2759 |
0 |
0 |
T9 |
188811 |
188802 |
0 |
0 |
T10 |
122758 |
122751 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437210049 |
3290751 |
0 |
0 |
T2 |
24832 |
832 |
0 |
0 |
T3 |
705885 |
4992 |
0 |
0 |
T4 |
12661 |
2673 |
0 |
0 |
T5 |
446152 |
29420 |
0 |
0 |
T6 |
1071 |
0 |
0 |
0 |
T7 |
201504 |
0 |
0 |
0 |
T8 |
2856 |
0 |
0 |
0 |
T9 |
188811 |
4992 |
0 |
0 |
T10 |
122758 |
6979 |
0 |
0 |
T11 |
131122 |
832 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
3328 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437210049 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437210049 |
437120696 |
0 |
0 |
T1 |
1291 |
1216 |
0 |
0 |
T2 |
24832 |
24760 |
0 |
0 |
T3 |
705885 |
705824 |
0 |
0 |
T4 |
12661 |
12567 |
0 |
0 |
T5 |
446152 |
446146 |
0 |
0 |
T6 |
1071 |
993 |
0 |
0 |
T7 |
201504 |
201421 |
0 |
0 |
T8 |
2856 |
2759 |
0 |
0 |
T9 |
188811 |
188802 |
0 |
0 |
T10 |
122758 |
122751 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437210049 |
437120696 |
0 |
0 |
T1 |
1291 |
1216 |
0 |
0 |
T2 |
24832 |
24760 |
0 |
0 |
T3 |
705885 |
705824 |
0 |
0 |
T4 |
12661 |
12567 |
0 |
0 |
T5 |
446152 |
446146 |
0 |
0 |
T6 |
1071 |
993 |
0 |
0 |
T7 |
201504 |
201421 |
0 |
0 |
T8 |
2856 |
2759 |
0 |
0 |
T9 |
188811 |
188802 |
0 |
0 |
T10 |
122758 |
122751 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437210049 |
437120696 |
0 |
0 |
T1 |
1291 |
1216 |
0 |
0 |
T2 |
24832 |
24760 |
0 |
0 |
T3 |
705885 |
705824 |
0 |
0 |
T4 |
12661 |
12567 |
0 |
0 |
T5 |
446152 |
446146 |
0 |
0 |
T6 |
1071 |
993 |
0 |
0 |
T7 |
201504 |
201421 |
0 |
0 |
T8 |
2856 |
2759 |
0 |
0 |
T9 |
188811 |
188802 |
0 |
0 |
T10 |
122758 |
122751 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437210049 |
0 |
0 |
0 |