Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T5,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T5,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T5,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T5,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T5,T8 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T5,T8 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T5,T8 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T5,T8 |
1 | 0 | Covered | T2,T5,T8 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T5,T8 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T5 |
0 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T5,T8 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150027088 |
21359890 |
0 |
0 |
T2 |
112271 |
5905 |
0 |
0 |
T3 |
70816 |
0 |
0 |
0 |
T4 |
7722 |
0 |
0 |
0 |
T5 |
14964 |
13642 |
0 |
0 |
T6 |
4118 |
0 |
0 |
0 |
T7 |
5068 |
0 |
0 |
0 |
T8 |
153225 |
61648 |
0 |
0 |
T9 |
267167 |
6299 |
0 |
0 |
T10 |
589698 |
146717 |
0 |
0 |
T11 |
23036 |
19790 |
0 |
0 |
T12 |
0 |
16146 |
0 |
0 |
T13 |
0 |
30933 |
0 |
0 |
T23 |
0 |
8309 |
0 |
0 |
T24 |
0 |
4055 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150027088 |
121041507 |
0 |
0 |
T1 |
28240 |
27872 |
0 |
0 |
T2 |
112271 |
52890 |
0 |
0 |
T3 |
70816 |
0 |
0 |
0 |
T4 |
7722 |
0 |
0 |
0 |
T5 |
14964 |
14668 |
0 |
0 |
T6 |
4118 |
4112 |
0 |
0 |
T7 |
5068 |
0 |
0 |
0 |
T8 |
153225 |
135994 |
0 |
0 |
T9 |
267167 |
105146 |
0 |
0 |
T10 |
589698 |
587762 |
0 |
0 |
T11 |
0 |
23036 |
0 |
0 |
T12 |
0 |
17245 |
0 |
0 |
T13 |
0 |
326975 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150027088 |
121041507 |
0 |
0 |
T1 |
28240 |
27872 |
0 |
0 |
T2 |
112271 |
52890 |
0 |
0 |
T3 |
70816 |
0 |
0 |
0 |
T4 |
7722 |
0 |
0 |
0 |
T5 |
14964 |
14668 |
0 |
0 |
T6 |
4118 |
4112 |
0 |
0 |
T7 |
5068 |
0 |
0 |
0 |
T8 |
153225 |
135994 |
0 |
0 |
T9 |
267167 |
105146 |
0 |
0 |
T10 |
589698 |
587762 |
0 |
0 |
T11 |
0 |
23036 |
0 |
0 |
T12 |
0 |
17245 |
0 |
0 |
T13 |
0 |
326975 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150027088 |
121041507 |
0 |
0 |
T1 |
28240 |
27872 |
0 |
0 |
T2 |
112271 |
52890 |
0 |
0 |
T3 |
70816 |
0 |
0 |
0 |
T4 |
7722 |
0 |
0 |
0 |
T5 |
14964 |
14668 |
0 |
0 |
T6 |
4118 |
4112 |
0 |
0 |
T7 |
5068 |
0 |
0 |
0 |
T8 |
153225 |
135994 |
0 |
0 |
T9 |
267167 |
105146 |
0 |
0 |
T10 |
589698 |
587762 |
0 |
0 |
T11 |
0 |
23036 |
0 |
0 |
T12 |
0 |
17245 |
0 |
0 |
T13 |
0 |
326975 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150027088 |
21359890 |
0 |
0 |
T2 |
112271 |
5905 |
0 |
0 |
T3 |
70816 |
0 |
0 |
0 |
T4 |
7722 |
0 |
0 |
0 |
T5 |
14964 |
13642 |
0 |
0 |
T6 |
4118 |
0 |
0 |
0 |
T7 |
5068 |
0 |
0 |
0 |
T8 |
153225 |
61648 |
0 |
0 |
T9 |
267167 |
6299 |
0 |
0 |
T10 |
589698 |
146717 |
0 |
0 |
T11 |
23036 |
19790 |
0 |
0 |
T12 |
0 |
16146 |
0 |
0 |
T13 |
0 |
30933 |
0 |
0 |
T23 |
0 |
8309 |
0 |
0 |
T24 |
0 |
4055 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T5,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T5,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T5 |
1 | 0 | 1 | Covered | T2,T5,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T5,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T5,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T5,T8 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T5,T8 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T5,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T5,T8 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T5,T8 |
1 | 0 | Covered | T2,T5,T8 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T5,T8 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T5 |
0 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T5,T8 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150027088 |
22440945 |
0 |
0 |
T2 |
112271 |
6183 |
0 |
0 |
T3 |
70816 |
0 |
0 |
0 |
T4 |
7722 |
0 |
0 |
0 |
T5 |
14964 |
14396 |
0 |
0 |
T6 |
4118 |
0 |
0 |
0 |
T7 |
5068 |
0 |
0 |
0 |
T8 |
153225 |
65629 |
0 |
0 |
T9 |
267167 |
6529 |
0 |
0 |
T10 |
589698 |
154326 |
0 |
0 |
T11 |
23036 |
20412 |
0 |
0 |
T12 |
0 |
16981 |
0 |
0 |
T13 |
0 |
32260 |
0 |
0 |
T23 |
0 |
8756 |
0 |
0 |
T24 |
0 |
4176 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150027088 |
121041507 |
0 |
0 |
T1 |
28240 |
27872 |
0 |
0 |
T2 |
112271 |
52890 |
0 |
0 |
T3 |
70816 |
0 |
0 |
0 |
T4 |
7722 |
0 |
0 |
0 |
T5 |
14964 |
14668 |
0 |
0 |
T6 |
4118 |
4112 |
0 |
0 |
T7 |
5068 |
0 |
0 |
0 |
T8 |
153225 |
135994 |
0 |
0 |
T9 |
267167 |
105146 |
0 |
0 |
T10 |
589698 |
587762 |
0 |
0 |
T11 |
0 |
23036 |
0 |
0 |
T12 |
0 |
17245 |
0 |
0 |
T13 |
0 |
326975 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150027088 |
121041507 |
0 |
0 |
T1 |
28240 |
27872 |
0 |
0 |
T2 |
112271 |
52890 |
0 |
0 |
T3 |
70816 |
0 |
0 |
0 |
T4 |
7722 |
0 |
0 |
0 |
T5 |
14964 |
14668 |
0 |
0 |
T6 |
4118 |
4112 |
0 |
0 |
T7 |
5068 |
0 |
0 |
0 |
T8 |
153225 |
135994 |
0 |
0 |
T9 |
267167 |
105146 |
0 |
0 |
T10 |
589698 |
587762 |
0 |
0 |
T11 |
0 |
23036 |
0 |
0 |
T12 |
0 |
17245 |
0 |
0 |
T13 |
0 |
326975 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150027088 |
121041507 |
0 |
0 |
T1 |
28240 |
27872 |
0 |
0 |
T2 |
112271 |
52890 |
0 |
0 |
T3 |
70816 |
0 |
0 |
0 |
T4 |
7722 |
0 |
0 |
0 |
T5 |
14964 |
14668 |
0 |
0 |
T6 |
4118 |
4112 |
0 |
0 |
T7 |
5068 |
0 |
0 |
0 |
T8 |
153225 |
135994 |
0 |
0 |
T9 |
267167 |
105146 |
0 |
0 |
T10 |
589698 |
587762 |
0 |
0 |
T11 |
0 |
23036 |
0 |
0 |
T12 |
0 |
17245 |
0 |
0 |
T13 |
0 |
326975 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150027088 |
22440945 |
0 |
0 |
T2 |
112271 |
6183 |
0 |
0 |
T3 |
70816 |
0 |
0 |
0 |
T4 |
7722 |
0 |
0 |
0 |
T5 |
14964 |
14396 |
0 |
0 |
T6 |
4118 |
0 |
0 |
0 |
T7 |
5068 |
0 |
0 |
0 |
T8 |
153225 |
65629 |
0 |
0 |
T9 |
267167 |
6529 |
0 |
0 |
T10 |
589698 |
154326 |
0 |
0 |
T11 |
23036 |
20412 |
0 |
0 |
T12 |
0 |
16981 |
0 |
0 |
T13 |
0 |
32260 |
0 |
0 |
T23 |
0 |
8756 |
0 |
0 |
T24 |
0 |
4176 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T5 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T5 |
0 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150027088 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150027088 |
121041507 |
0 |
0 |
T1 |
28240 |
27872 |
0 |
0 |
T2 |
112271 |
52890 |
0 |
0 |
T3 |
70816 |
0 |
0 |
0 |
T4 |
7722 |
0 |
0 |
0 |
T5 |
14964 |
14668 |
0 |
0 |
T6 |
4118 |
4112 |
0 |
0 |
T7 |
5068 |
0 |
0 |
0 |
T8 |
153225 |
135994 |
0 |
0 |
T9 |
267167 |
105146 |
0 |
0 |
T10 |
589698 |
587762 |
0 |
0 |
T11 |
0 |
23036 |
0 |
0 |
T12 |
0 |
17245 |
0 |
0 |
T13 |
0 |
326975 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150027088 |
121041507 |
0 |
0 |
T1 |
28240 |
27872 |
0 |
0 |
T2 |
112271 |
52890 |
0 |
0 |
T3 |
70816 |
0 |
0 |
0 |
T4 |
7722 |
0 |
0 |
0 |
T5 |
14964 |
14668 |
0 |
0 |
T6 |
4118 |
4112 |
0 |
0 |
T7 |
5068 |
0 |
0 |
0 |
T8 |
153225 |
135994 |
0 |
0 |
T9 |
267167 |
105146 |
0 |
0 |
T10 |
589698 |
587762 |
0 |
0 |
T11 |
0 |
23036 |
0 |
0 |
T12 |
0 |
17245 |
0 |
0 |
T13 |
0 |
326975 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150027088 |
121041507 |
0 |
0 |
T1 |
28240 |
27872 |
0 |
0 |
T2 |
112271 |
52890 |
0 |
0 |
T3 |
70816 |
0 |
0 |
0 |
T4 |
7722 |
0 |
0 |
0 |
T5 |
14964 |
14668 |
0 |
0 |
T6 |
4118 |
4112 |
0 |
0 |
T7 |
5068 |
0 |
0 |
0 |
T8 |
153225 |
135994 |
0 |
0 |
T9 |
267167 |
105146 |
0 |
0 |
T10 |
589698 |
587762 |
0 |
0 |
T11 |
0 |
23036 |
0 |
0 |
T12 |
0 |
17245 |
0 |
0 |
T13 |
0 |
326975 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150027088 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T7,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T7,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T7,T8 |
1 | 0 | 1 | Covered | T2,T7,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T7,T8 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T7,T8 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T7,T8 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T7,T8 |
1 | 0 | Covered | T2,T7,T8 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T7,T8 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T7,T8 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150027088 |
5308288 |
0 |
0 |
T2 |
112271 |
22241 |
0 |
0 |
T3 |
70816 |
0 |
0 |
0 |
T4 |
7722 |
0 |
0 |
0 |
T5 |
14964 |
0 |
0 |
0 |
T6 |
4118 |
0 |
0 |
0 |
T7 |
5068 |
1052 |
0 |
0 |
T8 |
153225 |
5915 |
0 |
0 |
T9 |
267167 |
61297 |
0 |
0 |
T10 |
589698 |
0 |
0 |
0 |
T11 |
23036 |
0 |
0 |
0 |
T13 |
0 |
52241 |
0 |
0 |
T23 |
0 |
36814 |
0 |
0 |
T30 |
0 |
7454 |
0 |
0 |
T31 |
0 |
7507 |
0 |
0 |
T33 |
0 |
8140 |
0 |
0 |
T45 |
0 |
47960 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150027088 |
27675888 |
0 |
0 |
T2 |
112271 |
57456 |
0 |
0 |
T3 |
70816 |
68000 |
0 |
0 |
T4 |
7722 |
7312 |
0 |
0 |
T5 |
14964 |
0 |
0 |
0 |
T6 |
4118 |
0 |
0 |
0 |
T7 |
5068 |
4632 |
0 |
0 |
T8 |
153225 |
16480 |
0 |
0 |
T9 |
267167 |
152480 |
0 |
0 |
T10 |
589698 |
0 |
0 |
0 |
T11 |
23036 |
0 |
0 |
0 |
T13 |
0 |
201672 |
0 |
0 |
T23 |
0 |
117968 |
0 |
0 |
T30 |
0 |
28704 |
0 |
0 |
T31 |
0 |
31920 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150027088 |
27675888 |
0 |
0 |
T2 |
112271 |
57456 |
0 |
0 |
T3 |
70816 |
68000 |
0 |
0 |
T4 |
7722 |
7312 |
0 |
0 |
T5 |
14964 |
0 |
0 |
0 |
T6 |
4118 |
0 |
0 |
0 |
T7 |
5068 |
4632 |
0 |
0 |
T8 |
153225 |
16480 |
0 |
0 |
T9 |
267167 |
152480 |
0 |
0 |
T10 |
589698 |
0 |
0 |
0 |
T11 |
23036 |
0 |
0 |
0 |
T13 |
0 |
201672 |
0 |
0 |
T23 |
0 |
117968 |
0 |
0 |
T30 |
0 |
28704 |
0 |
0 |
T31 |
0 |
31920 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150027088 |
27675888 |
0 |
0 |
T2 |
112271 |
57456 |
0 |
0 |
T3 |
70816 |
68000 |
0 |
0 |
T4 |
7722 |
7312 |
0 |
0 |
T5 |
14964 |
0 |
0 |
0 |
T6 |
4118 |
0 |
0 |
0 |
T7 |
5068 |
4632 |
0 |
0 |
T8 |
153225 |
16480 |
0 |
0 |
T9 |
267167 |
152480 |
0 |
0 |
T10 |
589698 |
0 |
0 |
0 |
T11 |
23036 |
0 |
0 |
0 |
T13 |
0 |
201672 |
0 |
0 |
T23 |
0 |
117968 |
0 |
0 |
T30 |
0 |
28704 |
0 |
0 |
T31 |
0 |
31920 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150027088 |
5308288 |
0 |
0 |
T2 |
112271 |
22241 |
0 |
0 |
T3 |
70816 |
0 |
0 |
0 |
T4 |
7722 |
0 |
0 |
0 |
T5 |
14964 |
0 |
0 |
0 |
T6 |
4118 |
0 |
0 |
0 |
T7 |
5068 |
1052 |
0 |
0 |
T8 |
153225 |
5915 |
0 |
0 |
T9 |
267167 |
61297 |
0 |
0 |
T10 |
589698 |
0 |
0 |
0 |
T11 |
23036 |
0 |
0 |
0 |
T13 |
0 |
52241 |
0 |
0 |
T23 |
0 |
36814 |
0 |
0 |
T30 |
0 |
7454 |
0 |
0 |
T31 |
0 |
7507 |
0 |
0 |
T33 |
0 |
8140 |
0 |
0 |
T45 |
0 |
47960 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T7,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T7,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T7,T8 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T7,T8 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T7,T8 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T7,T8 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150027088 |
170626 |
0 |
0 |
T2 |
112271 |
713 |
0 |
0 |
T3 |
70816 |
0 |
0 |
0 |
T4 |
7722 |
0 |
0 |
0 |
T5 |
14964 |
0 |
0 |
0 |
T6 |
4118 |
0 |
0 |
0 |
T7 |
5068 |
34 |
0 |
0 |
T8 |
153225 |
187 |
0 |
0 |
T9 |
267167 |
1963 |
0 |
0 |
T10 |
589698 |
0 |
0 |
0 |
T11 |
23036 |
0 |
0 |
0 |
T13 |
0 |
1677 |
0 |
0 |
T23 |
0 |
1184 |
0 |
0 |
T30 |
0 |
240 |
0 |
0 |
T31 |
0 |
242 |
0 |
0 |
T33 |
0 |
263 |
0 |
0 |
T45 |
0 |
1542 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150027088 |
27675888 |
0 |
0 |
T2 |
112271 |
57456 |
0 |
0 |
T3 |
70816 |
68000 |
0 |
0 |
T4 |
7722 |
7312 |
0 |
0 |
T5 |
14964 |
0 |
0 |
0 |
T6 |
4118 |
0 |
0 |
0 |
T7 |
5068 |
4632 |
0 |
0 |
T8 |
153225 |
16480 |
0 |
0 |
T9 |
267167 |
152480 |
0 |
0 |
T10 |
589698 |
0 |
0 |
0 |
T11 |
23036 |
0 |
0 |
0 |
T13 |
0 |
201672 |
0 |
0 |
T23 |
0 |
117968 |
0 |
0 |
T30 |
0 |
28704 |
0 |
0 |
T31 |
0 |
31920 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150027088 |
27675888 |
0 |
0 |
T2 |
112271 |
57456 |
0 |
0 |
T3 |
70816 |
68000 |
0 |
0 |
T4 |
7722 |
7312 |
0 |
0 |
T5 |
14964 |
0 |
0 |
0 |
T6 |
4118 |
0 |
0 |
0 |
T7 |
5068 |
4632 |
0 |
0 |
T8 |
153225 |
16480 |
0 |
0 |
T9 |
267167 |
152480 |
0 |
0 |
T10 |
589698 |
0 |
0 |
0 |
T11 |
23036 |
0 |
0 |
0 |
T13 |
0 |
201672 |
0 |
0 |
T23 |
0 |
117968 |
0 |
0 |
T30 |
0 |
28704 |
0 |
0 |
T31 |
0 |
31920 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150027088 |
27675888 |
0 |
0 |
T2 |
112271 |
57456 |
0 |
0 |
T3 |
70816 |
68000 |
0 |
0 |
T4 |
7722 |
7312 |
0 |
0 |
T5 |
14964 |
0 |
0 |
0 |
T6 |
4118 |
0 |
0 |
0 |
T7 |
5068 |
4632 |
0 |
0 |
T8 |
153225 |
16480 |
0 |
0 |
T9 |
267167 |
152480 |
0 |
0 |
T10 |
589698 |
0 |
0 |
0 |
T11 |
23036 |
0 |
0 |
0 |
T13 |
0 |
201672 |
0 |
0 |
T23 |
0 |
117968 |
0 |
0 |
T30 |
0 |
28704 |
0 |
0 |
T31 |
0 |
31920 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150027088 |
170626 |
0 |
0 |
T2 |
112271 |
713 |
0 |
0 |
T3 |
70816 |
0 |
0 |
0 |
T4 |
7722 |
0 |
0 |
0 |
T5 |
14964 |
0 |
0 |
0 |
T6 |
4118 |
0 |
0 |
0 |
T7 |
5068 |
34 |
0 |
0 |
T8 |
153225 |
187 |
0 |
0 |
T9 |
267167 |
1963 |
0 |
0 |
T10 |
589698 |
0 |
0 |
0 |
T11 |
23036 |
0 |
0 |
0 |
T13 |
0 |
1677 |
0 |
0 |
T23 |
0 |
1184 |
0 |
0 |
T30 |
0 |
240 |
0 |
0 |
T31 |
0 |
242 |
0 |
0 |
T33 |
0 |
263 |
0 |
0 |
T45 |
0 |
1542 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T5,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426188229 |
3128732 |
0 |
0 |
T1 |
32539 |
832 |
0 |
0 |
T2 |
234336 |
832 |
0 |
0 |
T3 |
500560 |
0 |
0 |
0 |
T4 |
27544 |
0 |
0 |
0 |
T5 |
18468 |
832 |
0 |
0 |
T6 |
7633 |
832 |
0 |
0 |
T7 |
7697 |
0 |
0 |
0 |
T8 |
308079 |
3370 |
0 |
0 |
T9 |
105667 |
8606 |
0 |
0 |
T10 |
357583 |
6656 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
25684 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426188229 |
426100612 |
0 |
0 |
T1 |
32539 |
32478 |
0 |
0 |
T2 |
234336 |
234276 |
0 |
0 |
T3 |
500560 |
500472 |
0 |
0 |
T4 |
27544 |
27447 |
0 |
0 |
T5 |
18468 |
18413 |
0 |
0 |
T6 |
7633 |
7563 |
0 |
0 |
T7 |
7697 |
7619 |
0 |
0 |
T8 |
308079 |
308028 |
0 |
0 |
T9 |
105667 |
105658 |
0 |
0 |
T10 |
357583 |
357578 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426188229 |
426100612 |
0 |
0 |
T1 |
32539 |
32478 |
0 |
0 |
T2 |
234336 |
234276 |
0 |
0 |
T3 |
500560 |
500472 |
0 |
0 |
T4 |
27544 |
27447 |
0 |
0 |
T5 |
18468 |
18413 |
0 |
0 |
T6 |
7633 |
7563 |
0 |
0 |
T7 |
7697 |
7619 |
0 |
0 |
T8 |
308079 |
308028 |
0 |
0 |
T9 |
105667 |
105658 |
0 |
0 |
T10 |
357583 |
357578 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426188229 |
426100612 |
0 |
0 |
T1 |
32539 |
32478 |
0 |
0 |
T2 |
234336 |
234276 |
0 |
0 |
T3 |
500560 |
500472 |
0 |
0 |
T4 |
27544 |
27447 |
0 |
0 |
T5 |
18468 |
18413 |
0 |
0 |
T6 |
7633 |
7563 |
0 |
0 |
T7 |
7697 |
7619 |
0 |
0 |
T8 |
308079 |
308028 |
0 |
0 |
T9 |
105667 |
105658 |
0 |
0 |
T10 |
357583 |
357578 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426188229 |
3128732 |
0 |
0 |
T1 |
32539 |
832 |
0 |
0 |
T2 |
234336 |
832 |
0 |
0 |
T3 |
500560 |
0 |
0 |
0 |
T4 |
27544 |
0 |
0 |
0 |
T5 |
18468 |
832 |
0 |
0 |
T6 |
7633 |
832 |
0 |
0 |
T7 |
7697 |
0 |
0 |
0 |
T8 |
308079 |
3370 |
0 |
0 |
T9 |
105667 |
8606 |
0 |
0 |
T10 |
357583 |
6656 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
25684 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426188229 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426188229 |
426100612 |
0 |
0 |
T1 |
32539 |
32478 |
0 |
0 |
T2 |
234336 |
234276 |
0 |
0 |
T3 |
500560 |
500472 |
0 |
0 |
T4 |
27544 |
27447 |
0 |
0 |
T5 |
18468 |
18413 |
0 |
0 |
T6 |
7633 |
7563 |
0 |
0 |
T7 |
7697 |
7619 |
0 |
0 |
T8 |
308079 |
308028 |
0 |
0 |
T9 |
105667 |
105658 |
0 |
0 |
T10 |
357583 |
357578 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426188229 |
426100612 |
0 |
0 |
T1 |
32539 |
32478 |
0 |
0 |
T2 |
234336 |
234276 |
0 |
0 |
T3 |
500560 |
500472 |
0 |
0 |
T4 |
27544 |
27447 |
0 |
0 |
T5 |
18468 |
18413 |
0 |
0 |
T6 |
7633 |
7563 |
0 |
0 |
T7 |
7697 |
7619 |
0 |
0 |
T8 |
308079 |
308028 |
0 |
0 |
T9 |
105667 |
105658 |
0 |
0 |
T10 |
357583 |
357578 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426188229 |
426100612 |
0 |
0 |
T1 |
32539 |
32478 |
0 |
0 |
T2 |
234336 |
234276 |
0 |
0 |
T3 |
500560 |
500472 |
0 |
0 |
T4 |
27544 |
27447 |
0 |
0 |
T5 |
18468 |
18413 |
0 |
0 |
T6 |
7633 |
7563 |
0 |
0 |
T7 |
7697 |
7619 |
0 |
0 |
T8 |
308079 |
308028 |
0 |
0 |
T9 |
105667 |
105658 |
0 |
0 |
T10 |
357583 |
357578 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426188229 |
0 |
0 |
0 |