Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T6,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T6,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T6,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T6,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T6,T8 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T6,T8 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T6,T8 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T6,T8 |
1 | 0 | Covered | T3,T6,T8 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T6,T8 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T6 |
0 |
0 |
Covered |
T2,T3,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T6,T8 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154895680 |
22621418 |
0 |
0 |
T3 |
16111 |
13639 |
0 |
0 |
T4 |
131479 |
0 |
0 |
0 |
T5 |
831 |
0 |
0 |
0 |
T6 |
13184 |
4460 |
0 |
0 |
T7 |
34608 |
0 |
0 |
0 |
T8 |
14572 |
5308 |
0 |
0 |
T9 |
51728 |
0 |
0 |
0 |
T10 |
395835 |
54316 |
0 |
0 |
T11 |
2158 |
0 |
0 |
0 |
T12 |
0 |
26606 |
0 |
0 |
T13 |
0 |
26856 |
0 |
0 |
T14 |
0 |
27700 |
0 |
0 |
T15 |
0 |
140828 |
0 |
0 |
T24 |
0 |
72152 |
0 |
0 |
T26 |
0 |
43850 |
0 |
0 |
T30 |
1192 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154895680 |
124247852 |
0 |
0 |
T2 |
94840 |
94840 |
0 |
0 |
T3 |
16111 |
15648 |
0 |
0 |
T4 |
131479 |
0 |
0 |
0 |
T5 |
831 |
0 |
0 |
0 |
T6 |
13184 |
13184 |
0 |
0 |
T7 |
34608 |
0 |
0 |
0 |
T8 |
14572 |
14572 |
0 |
0 |
T9 |
51728 |
51728 |
0 |
0 |
T10 |
395835 |
393981 |
0 |
0 |
T11 |
2158 |
0 |
0 |
0 |
T12 |
0 |
99040 |
0 |
0 |
T13 |
0 |
111706 |
0 |
0 |
T14 |
0 |
410963 |
0 |
0 |
T15 |
0 |
786993 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154895680 |
124247852 |
0 |
0 |
T2 |
94840 |
94840 |
0 |
0 |
T3 |
16111 |
15648 |
0 |
0 |
T4 |
131479 |
0 |
0 |
0 |
T5 |
831 |
0 |
0 |
0 |
T6 |
13184 |
13184 |
0 |
0 |
T7 |
34608 |
0 |
0 |
0 |
T8 |
14572 |
14572 |
0 |
0 |
T9 |
51728 |
51728 |
0 |
0 |
T10 |
395835 |
393981 |
0 |
0 |
T11 |
2158 |
0 |
0 |
0 |
T12 |
0 |
99040 |
0 |
0 |
T13 |
0 |
111706 |
0 |
0 |
T14 |
0 |
410963 |
0 |
0 |
T15 |
0 |
786993 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154895680 |
124247852 |
0 |
0 |
T2 |
94840 |
94840 |
0 |
0 |
T3 |
16111 |
15648 |
0 |
0 |
T4 |
131479 |
0 |
0 |
0 |
T5 |
831 |
0 |
0 |
0 |
T6 |
13184 |
13184 |
0 |
0 |
T7 |
34608 |
0 |
0 |
0 |
T8 |
14572 |
14572 |
0 |
0 |
T9 |
51728 |
51728 |
0 |
0 |
T10 |
395835 |
393981 |
0 |
0 |
T11 |
2158 |
0 |
0 |
0 |
T12 |
0 |
99040 |
0 |
0 |
T13 |
0 |
111706 |
0 |
0 |
T14 |
0 |
410963 |
0 |
0 |
T15 |
0 |
786993 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154895680 |
22621418 |
0 |
0 |
T3 |
16111 |
13639 |
0 |
0 |
T4 |
131479 |
0 |
0 |
0 |
T5 |
831 |
0 |
0 |
0 |
T6 |
13184 |
4460 |
0 |
0 |
T7 |
34608 |
0 |
0 |
0 |
T8 |
14572 |
5308 |
0 |
0 |
T9 |
51728 |
0 |
0 |
0 |
T10 |
395835 |
54316 |
0 |
0 |
T11 |
2158 |
0 |
0 |
0 |
T12 |
0 |
26606 |
0 |
0 |
T13 |
0 |
26856 |
0 |
0 |
T14 |
0 |
27700 |
0 |
0 |
T15 |
0 |
140828 |
0 |
0 |
T24 |
0 |
72152 |
0 |
0 |
T26 |
0 |
43850 |
0 |
0 |
T30 |
1192 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T6,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T6,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T6 |
1 | 0 | 1 | Covered | T3,T6,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T6,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T6,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T6,T8 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T6,T8 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T6,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T6,T8 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T6,T8 |
1 | 0 | Covered | T3,T6,T8 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T6,T8 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T6 |
0 |
0 |
Covered |
T2,T3,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T6,T8 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154895680 |
23784437 |
0 |
0 |
T3 |
16111 |
14544 |
0 |
0 |
T4 |
131479 |
0 |
0 |
0 |
T5 |
831 |
0 |
0 |
0 |
T6 |
13184 |
4616 |
0 |
0 |
T7 |
34608 |
0 |
0 |
0 |
T8 |
14572 |
5788 |
0 |
0 |
T9 |
51728 |
0 |
0 |
0 |
T10 |
395835 |
56259 |
0 |
0 |
T11 |
2158 |
0 |
0 |
0 |
T12 |
0 |
27456 |
0 |
0 |
T13 |
0 |
28456 |
0 |
0 |
T14 |
0 |
28874 |
0 |
0 |
T15 |
0 |
147280 |
0 |
0 |
T24 |
0 |
75292 |
0 |
0 |
T26 |
0 |
46857 |
0 |
0 |
T30 |
1192 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154895680 |
124247852 |
0 |
0 |
T2 |
94840 |
94840 |
0 |
0 |
T3 |
16111 |
15648 |
0 |
0 |
T4 |
131479 |
0 |
0 |
0 |
T5 |
831 |
0 |
0 |
0 |
T6 |
13184 |
13184 |
0 |
0 |
T7 |
34608 |
0 |
0 |
0 |
T8 |
14572 |
14572 |
0 |
0 |
T9 |
51728 |
51728 |
0 |
0 |
T10 |
395835 |
393981 |
0 |
0 |
T11 |
2158 |
0 |
0 |
0 |
T12 |
0 |
99040 |
0 |
0 |
T13 |
0 |
111706 |
0 |
0 |
T14 |
0 |
410963 |
0 |
0 |
T15 |
0 |
786993 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154895680 |
124247852 |
0 |
0 |
T2 |
94840 |
94840 |
0 |
0 |
T3 |
16111 |
15648 |
0 |
0 |
T4 |
131479 |
0 |
0 |
0 |
T5 |
831 |
0 |
0 |
0 |
T6 |
13184 |
13184 |
0 |
0 |
T7 |
34608 |
0 |
0 |
0 |
T8 |
14572 |
14572 |
0 |
0 |
T9 |
51728 |
51728 |
0 |
0 |
T10 |
395835 |
393981 |
0 |
0 |
T11 |
2158 |
0 |
0 |
0 |
T12 |
0 |
99040 |
0 |
0 |
T13 |
0 |
111706 |
0 |
0 |
T14 |
0 |
410963 |
0 |
0 |
T15 |
0 |
786993 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154895680 |
124247852 |
0 |
0 |
T2 |
94840 |
94840 |
0 |
0 |
T3 |
16111 |
15648 |
0 |
0 |
T4 |
131479 |
0 |
0 |
0 |
T5 |
831 |
0 |
0 |
0 |
T6 |
13184 |
13184 |
0 |
0 |
T7 |
34608 |
0 |
0 |
0 |
T8 |
14572 |
14572 |
0 |
0 |
T9 |
51728 |
51728 |
0 |
0 |
T10 |
395835 |
393981 |
0 |
0 |
T11 |
2158 |
0 |
0 |
0 |
T12 |
0 |
99040 |
0 |
0 |
T13 |
0 |
111706 |
0 |
0 |
T14 |
0 |
410963 |
0 |
0 |
T15 |
0 |
786993 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154895680 |
23784437 |
0 |
0 |
T3 |
16111 |
14544 |
0 |
0 |
T4 |
131479 |
0 |
0 |
0 |
T5 |
831 |
0 |
0 |
0 |
T6 |
13184 |
4616 |
0 |
0 |
T7 |
34608 |
0 |
0 |
0 |
T8 |
14572 |
5788 |
0 |
0 |
T9 |
51728 |
0 |
0 |
0 |
T10 |
395835 |
56259 |
0 |
0 |
T11 |
2158 |
0 |
0 |
0 |
T12 |
0 |
27456 |
0 |
0 |
T13 |
0 |
28456 |
0 |
0 |
T14 |
0 |
28874 |
0 |
0 |
T15 |
0 |
147280 |
0 |
0 |
T24 |
0 |
75292 |
0 |
0 |
T26 |
0 |
46857 |
0 |
0 |
T30 |
1192 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T6 |
0 |
0 |
Covered |
T2,T3,T6 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154895680 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154895680 |
124247852 |
0 |
0 |
T2 |
94840 |
94840 |
0 |
0 |
T3 |
16111 |
15648 |
0 |
0 |
T4 |
131479 |
0 |
0 |
0 |
T5 |
831 |
0 |
0 |
0 |
T6 |
13184 |
13184 |
0 |
0 |
T7 |
34608 |
0 |
0 |
0 |
T8 |
14572 |
14572 |
0 |
0 |
T9 |
51728 |
51728 |
0 |
0 |
T10 |
395835 |
393981 |
0 |
0 |
T11 |
2158 |
0 |
0 |
0 |
T12 |
0 |
99040 |
0 |
0 |
T13 |
0 |
111706 |
0 |
0 |
T14 |
0 |
410963 |
0 |
0 |
T15 |
0 |
786993 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154895680 |
124247852 |
0 |
0 |
T2 |
94840 |
94840 |
0 |
0 |
T3 |
16111 |
15648 |
0 |
0 |
T4 |
131479 |
0 |
0 |
0 |
T5 |
831 |
0 |
0 |
0 |
T6 |
13184 |
13184 |
0 |
0 |
T7 |
34608 |
0 |
0 |
0 |
T8 |
14572 |
14572 |
0 |
0 |
T9 |
51728 |
51728 |
0 |
0 |
T10 |
395835 |
393981 |
0 |
0 |
T11 |
2158 |
0 |
0 |
0 |
T12 |
0 |
99040 |
0 |
0 |
T13 |
0 |
111706 |
0 |
0 |
T14 |
0 |
410963 |
0 |
0 |
T15 |
0 |
786993 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154895680 |
124247852 |
0 |
0 |
T2 |
94840 |
94840 |
0 |
0 |
T3 |
16111 |
15648 |
0 |
0 |
T4 |
131479 |
0 |
0 |
0 |
T5 |
831 |
0 |
0 |
0 |
T6 |
13184 |
13184 |
0 |
0 |
T7 |
34608 |
0 |
0 |
0 |
T8 |
14572 |
14572 |
0 |
0 |
T9 |
51728 |
51728 |
0 |
0 |
T10 |
395835 |
393981 |
0 |
0 |
T11 |
2158 |
0 |
0 |
0 |
T12 |
0 |
99040 |
0 |
0 |
T13 |
0 |
111706 |
0 |
0 |
T14 |
0 |
410963 |
0 |
0 |
T15 |
0 |
786993 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154895680 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T11,T14 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T5,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T7 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T11,T14 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T5,T7 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T11,T14 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T11,T14 |
1 | 0 | 1 | Covered | T4,T11,T14 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T11,T14 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T11,T14 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T11,T14 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T11,T14 |
1 | 0 | Covered | T4,T11,T14 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T11,T14 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T4,T5,T7 |
0 |
0 |
Covered |
T4,T5,T7 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T11,T14 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154895680 |
5989763 |
0 |
0 |
T4 |
131479 |
56991 |
0 |
0 |
T5 |
831 |
0 |
0 |
0 |
T6 |
13184 |
0 |
0 |
0 |
T7 |
34608 |
0 |
0 |
0 |
T8 |
14572 |
0 |
0 |
0 |
T9 |
51728 |
0 |
0 |
0 |
T10 |
395835 |
0 |
0 |
0 |
T11 |
2158 |
228 |
0 |
0 |
T12 |
99734 |
0 |
0 |
0 |
T14 |
0 |
62115 |
0 |
0 |
T27 |
0 |
7378 |
0 |
0 |
T30 |
1192 |
0 |
0 |
0 |
T32 |
0 |
22343 |
0 |
0 |
T33 |
0 |
27945 |
0 |
0 |
T37 |
0 |
63561 |
0 |
0 |
T42 |
0 |
29777 |
0 |
0 |
T52 |
0 |
960 |
0 |
0 |
T53 |
0 |
107 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154895680 |
29251165 |
0 |
0 |
T4 |
131479 |
124072 |
0 |
0 |
T5 |
831 |
648 |
0 |
0 |
T6 |
13184 |
0 |
0 |
0 |
T7 |
34608 |
32704 |
0 |
0 |
T8 |
14572 |
0 |
0 |
0 |
T9 |
51728 |
0 |
0 |
0 |
T10 |
395835 |
0 |
0 |
0 |
T11 |
2158 |
1728 |
0 |
0 |
T12 |
99734 |
0 |
0 |
0 |
T14 |
0 |
161752 |
0 |
0 |
T27 |
0 |
22456 |
0 |
0 |
T30 |
1192 |
792 |
0 |
0 |
T31 |
0 |
117856 |
0 |
0 |
T32 |
0 |
66840 |
0 |
0 |
T33 |
0 |
157104 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154895680 |
29251165 |
0 |
0 |
T4 |
131479 |
124072 |
0 |
0 |
T5 |
831 |
648 |
0 |
0 |
T6 |
13184 |
0 |
0 |
0 |
T7 |
34608 |
32704 |
0 |
0 |
T8 |
14572 |
0 |
0 |
0 |
T9 |
51728 |
0 |
0 |
0 |
T10 |
395835 |
0 |
0 |
0 |
T11 |
2158 |
1728 |
0 |
0 |
T12 |
99734 |
0 |
0 |
0 |
T14 |
0 |
161752 |
0 |
0 |
T27 |
0 |
22456 |
0 |
0 |
T30 |
1192 |
792 |
0 |
0 |
T31 |
0 |
117856 |
0 |
0 |
T32 |
0 |
66840 |
0 |
0 |
T33 |
0 |
157104 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154895680 |
29251165 |
0 |
0 |
T4 |
131479 |
124072 |
0 |
0 |
T5 |
831 |
648 |
0 |
0 |
T6 |
13184 |
0 |
0 |
0 |
T7 |
34608 |
32704 |
0 |
0 |
T8 |
14572 |
0 |
0 |
0 |
T9 |
51728 |
0 |
0 |
0 |
T10 |
395835 |
0 |
0 |
0 |
T11 |
2158 |
1728 |
0 |
0 |
T12 |
99734 |
0 |
0 |
0 |
T14 |
0 |
161752 |
0 |
0 |
T27 |
0 |
22456 |
0 |
0 |
T30 |
1192 |
792 |
0 |
0 |
T31 |
0 |
117856 |
0 |
0 |
T32 |
0 |
66840 |
0 |
0 |
T33 |
0 |
157104 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154895680 |
5989763 |
0 |
0 |
T4 |
131479 |
56991 |
0 |
0 |
T5 |
831 |
0 |
0 |
0 |
T6 |
13184 |
0 |
0 |
0 |
T7 |
34608 |
0 |
0 |
0 |
T8 |
14572 |
0 |
0 |
0 |
T9 |
51728 |
0 |
0 |
0 |
T10 |
395835 |
0 |
0 |
0 |
T11 |
2158 |
228 |
0 |
0 |
T12 |
99734 |
0 |
0 |
0 |
T14 |
0 |
62115 |
0 |
0 |
T27 |
0 |
7378 |
0 |
0 |
T30 |
1192 |
0 |
0 |
0 |
T32 |
0 |
22343 |
0 |
0 |
T33 |
0 |
27945 |
0 |
0 |
T37 |
0 |
63561 |
0 |
0 |
T42 |
0 |
29777 |
0 |
0 |
T52 |
0 |
960 |
0 |
0 |
T53 |
0 |
107 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T5,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T7 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T11,T14 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T5,T7 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T11,T14 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T11,T14 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T11,T14 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T11,T14 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T4,T5,T7 |
0 |
0 |
Covered |
T4,T5,T7 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T11,T14 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154895680 |
192546 |
0 |
0 |
T4 |
131479 |
1834 |
0 |
0 |
T5 |
831 |
0 |
0 |
0 |
T6 |
13184 |
0 |
0 |
0 |
T7 |
34608 |
0 |
0 |
0 |
T8 |
14572 |
0 |
0 |
0 |
T9 |
51728 |
0 |
0 |
0 |
T10 |
395835 |
0 |
0 |
0 |
T11 |
2158 |
6 |
0 |
0 |
T12 |
99734 |
0 |
0 |
0 |
T14 |
0 |
2002 |
0 |
0 |
T27 |
0 |
236 |
0 |
0 |
T30 |
1192 |
0 |
0 |
0 |
T32 |
0 |
718 |
0 |
0 |
T33 |
0 |
900 |
0 |
0 |
T37 |
0 |
2036 |
0 |
0 |
T42 |
0 |
961 |
0 |
0 |
T52 |
0 |
31 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154895680 |
29251165 |
0 |
0 |
T4 |
131479 |
124072 |
0 |
0 |
T5 |
831 |
648 |
0 |
0 |
T6 |
13184 |
0 |
0 |
0 |
T7 |
34608 |
32704 |
0 |
0 |
T8 |
14572 |
0 |
0 |
0 |
T9 |
51728 |
0 |
0 |
0 |
T10 |
395835 |
0 |
0 |
0 |
T11 |
2158 |
1728 |
0 |
0 |
T12 |
99734 |
0 |
0 |
0 |
T14 |
0 |
161752 |
0 |
0 |
T27 |
0 |
22456 |
0 |
0 |
T30 |
1192 |
792 |
0 |
0 |
T31 |
0 |
117856 |
0 |
0 |
T32 |
0 |
66840 |
0 |
0 |
T33 |
0 |
157104 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154895680 |
29251165 |
0 |
0 |
T4 |
131479 |
124072 |
0 |
0 |
T5 |
831 |
648 |
0 |
0 |
T6 |
13184 |
0 |
0 |
0 |
T7 |
34608 |
32704 |
0 |
0 |
T8 |
14572 |
0 |
0 |
0 |
T9 |
51728 |
0 |
0 |
0 |
T10 |
395835 |
0 |
0 |
0 |
T11 |
2158 |
1728 |
0 |
0 |
T12 |
99734 |
0 |
0 |
0 |
T14 |
0 |
161752 |
0 |
0 |
T27 |
0 |
22456 |
0 |
0 |
T30 |
1192 |
792 |
0 |
0 |
T31 |
0 |
117856 |
0 |
0 |
T32 |
0 |
66840 |
0 |
0 |
T33 |
0 |
157104 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154895680 |
29251165 |
0 |
0 |
T4 |
131479 |
124072 |
0 |
0 |
T5 |
831 |
648 |
0 |
0 |
T6 |
13184 |
0 |
0 |
0 |
T7 |
34608 |
32704 |
0 |
0 |
T8 |
14572 |
0 |
0 |
0 |
T9 |
51728 |
0 |
0 |
0 |
T10 |
395835 |
0 |
0 |
0 |
T11 |
2158 |
1728 |
0 |
0 |
T12 |
99734 |
0 |
0 |
0 |
T14 |
0 |
161752 |
0 |
0 |
T27 |
0 |
22456 |
0 |
0 |
T30 |
1192 |
792 |
0 |
0 |
T31 |
0 |
117856 |
0 |
0 |
T32 |
0 |
66840 |
0 |
0 |
T33 |
0 |
157104 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154895680 |
192546 |
0 |
0 |
T4 |
131479 |
1834 |
0 |
0 |
T5 |
831 |
0 |
0 |
0 |
T6 |
13184 |
0 |
0 |
0 |
T7 |
34608 |
0 |
0 |
0 |
T8 |
14572 |
0 |
0 |
0 |
T9 |
51728 |
0 |
0 |
0 |
T10 |
395835 |
0 |
0 |
0 |
T11 |
2158 |
6 |
0 |
0 |
T12 |
99734 |
0 |
0 |
0 |
T14 |
0 |
2002 |
0 |
0 |
T27 |
0 |
236 |
0 |
0 |
T30 |
1192 |
0 |
0 |
0 |
T32 |
0 |
718 |
0 |
0 |
T33 |
0 |
900 |
0 |
0 |
T37 |
0 |
2036 |
0 |
0 |
T42 |
0 |
961 |
0 |
0 |
T52 |
0 |
31 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
464957795 |
3189808 |
0 |
0 |
T1 |
2853 |
834 |
0 |
0 |
T2 |
477269 |
832 |
0 |
0 |
T3 |
70776 |
1600 |
0 |
0 |
T4 |
770957 |
0 |
0 |
0 |
T5 |
6963 |
0 |
0 |
0 |
T6 |
42519 |
832 |
0 |
0 |
T7 |
38993 |
0 |
0 |
0 |
T8 |
62545 |
837 |
0 |
0 |
T9 |
313578 |
832 |
0 |
0 |
T10 |
282662 |
13435 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
838 |
0 |
0 |
T14 |
0 |
24240 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
464957795 |
464868293 |
0 |
0 |
T1 |
2853 |
2753 |
0 |
0 |
T2 |
477269 |
477172 |
0 |
0 |
T3 |
70776 |
70680 |
0 |
0 |
T4 |
770957 |
770867 |
0 |
0 |
T5 |
6963 |
6871 |
0 |
0 |
T6 |
42519 |
42429 |
0 |
0 |
T7 |
38993 |
38901 |
0 |
0 |
T8 |
62545 |
62471 |
0 |
0 |
T9 |
313578 |
313504 |
0 |
0 |
T10 |
282662 |
282653 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
464957795 |
464868293 |
0 |
0 |
T1 |
2853 |
2753 |
0 |
0 |
T2 |
477269 |
477172 |
0 |
0 |
T3 |
70776 |
70680 |
0 |
0 |
T4 |
770957 |
770867 |
0 |
0 |
T5 |
6963 |
6871 |
0 |
0 |
T6 |
42519 |
42429 |
0 |
0 |
T7 |
38993 |
38901 |
0 |
0 |
T8 |
62545 |
62471 |
0 |
0 |
T9 |
313578 |
313504 |
0 |
0 |
T10 |
282662 |
282653 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
464957795 |
464868293 |
0 |
0 |
T1 |
2853 |
2753 |
0 |
0 |
T2 |
477269 |
477172 |
0 |
0 |
T3 |
70776 |
70680 |
0 |
0 |
T4 |
770957 |
770867 |
0 |
0 |
T5 |
6963 |
6871 |
0 |
0 |
T6 |
42519 |
42429 |
0 |
0 |
T7 |
38993 |
38901 |
0 |
0 |
T8 |
62545 |
62471 |
0 |
0 |
T9 |
313578 |
313504 |
0 |
0 |
T10 |
282662 |
282653 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
464957795 |
3189808 |
0 |
0 |
T1 |
2853 |
834 |
0 |
0 |
T2 |
477269 |
832 |
0 |
0 |
T3 |
70776 |
1600 |
0 |
0 |
T4 |
770957 |
0 |
0 |
0 |
T5 |
6963 |
0 |
0 |
0 |
T6 |
42519 |
832 |
0 |
0 |
T7 |
38993 |
0 |
0 |
0 |
T8 |
62545 |
837 |
0 |
0 |
T9 |
313578 |
832 |
0 |
0 |
T10 |
282662 |
13435 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
838 |
0 |
0 |
T14 |
0 |
24240 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
464957795 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
464957795 |
464868293 |
0 |
0 |
T1 |
2853 |
2753 |
0 |
0 |
T2 |
477269 |
477172 |
0 |
0 |
T3 |
70776 |
70680 |
0 |
0 |
T4 |
770957 |
770867 |
0 |
0 |
T5 |
6963 |
6871 |
0 |
0 |
T6 |
42519 |
42429 |
0 |
0 |
T7 |
38993 |
38901 |
0 |
0 |
T8 |
62545 |
62471 |
0 |
0 |
T9 |
313578 |
313504 |
0 |
0 |
T10 |
282662 |
282653 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
464957795 |
464868293 |
0 |
0 |
T1 |
2853 |
2753 |
0 |
0 |
T2 |
477269 |
477172 |
0 |
0 |
T3 |
70776 |
70680 |
0 |
0 |
T4 |
770957 |
770867 |
0 |
0 |
T5 |
6963 |
6871 |
0 |
0 |
T6 |
42519 |
42429 |
0 |
0 |
T7 |
38993 |
38901 |
0 |
0 |
T8 |
62545 |
62471 |
0 |
0 |
T9 |
313578 |
313504 |
0 |
0 |
T10 |
282662 |
282653 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
464957795 |
464868293 |
0 |
0 |
T1 |
2853 |
2753 |
0 |
0 |
T2 |
477269 |
477172 |
0 |
0 |
T3 |
70776 |
70680 |
0 |
0 |
T4 |
770957 |
770867 |
0 |
0 |
T5 |
6963 |
6871 |
0 |
0 |
T6 |
42519 |
42429 |
0 |
0 |
T7 |
38993 |
38901 |
0 |
0 |
T8 |
62545 |
62471 |
0 |
0 |
T9 |
313578 |
313504 |
0 |
0 |
T10 |
282662 |
282653 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
464957795 |
0 |
0 |
0 |