Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T4,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T4,T5 |
0 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144653629 |
20931556 |
0 |
0 |
T1 |
59910 |
501 |
0 |
0 |
T3 |
11137 |
0 |
0 |
0 |
T4 |
159824 |
91182 |
0 |
0 |
T5 |
150292 |
14418 |
0 |
0 |
T6 |
28384 |
0 |
0 |
0 |
T8 |
687807 |
239829 |
0 |
0 |
T9 |
73000 |
3242 |
0 |
0 |
T10 |
16902 |
15838 |
0 |
0 |
T11 |
101638 |
21830 |
0 |
0 |
T12 |
840088 |
77187 |
0 |
0 |
T13 |
0 |
141677 |
0 |
0 |
T14 |
0 |
18 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144653629 |
114628268 |
0 |
0 |
T1 |
59910 |
59910 |
0 |
0 |
T3 |
11137 |
0 |
0 |
0 |
T4 |
159824 |
159824 |
0 |
0 |
T5 |
150292 |
148393 |
0 |
0 |
T6 |
28384 |
0 |
0 |
0 |
T8 |
687807 |
685083 |
0 |
0 |
T9 |
73000 |
72638 |
0 |
0 |
T10 |
16902 |
16902 |
0 |
0 |
T11 |
101638 |
101638 |
0 |
0 |
T12 |
840088 |
336909 |
0 |
0 |
T13 |
0 |
651215 |
0 |
0 |
T14 |
0 |
10024 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144653629 |
114628268 |
0 |
0 |
T1 |
59910 |
59910 |
0 |
0 |
T3 |
11137 |
0 |
0 |
0 |
T4 |
159824 |
159824 |
0 |
0 |
T5 |
150292 |
148393 |
0 |
0 |
T6 |
28384 |
0 |
0 |
0 |
T8 |
687807 |
685083 |
0 |
0 |
T9 |
73000 |
72638 |
0 |
0 |
T10 |
16902 |
16902 |
0 |
0 |
T11 |
101638 |
101638 |
0 |
0 |
T12 |
840088 |
336909 |
0 |
0 |
T13 |
0 |
651215 |
0 |
0 |
T14 |
0 |
10024 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144653629 |
114628268 |
0 |
0 |
T1 |
59910 |
59910 |
0 |
0 |
T3 |
11137 |
0 |
0 |
0 |
T4 |
159824 |
159824 |
0 |
0 |
T5 |
150292 |
148393 |
0 |
0 |
T6 |
28384 |
0 |
0 |
0 |
T8 |
687807 |
685083 |
0 |
0 |
T9 |
73000 |
72638 |
0 |
0 |
T10 |
16902 |
16902 |
0 |
0 |
T11 |
101638 |
101638 |
0 |
0 |
T12 |
840088 |
336909 |
0 |
0 |
T13 |
0 |
651215 |
0 |
0 |
T14 |
0 |
10024 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144653629 |
20931556 |
0 |
0 |
T1 |
59910 |
501 |
0 |
0 |
T3 |
11137 |
0 |
0 |
0 |
T4 |
159824 |
91182 |
0 |
0 |
T5 |
150292 |
14418 |
0 |
0 |
T6 |
28384 |
0 |
0 |
0 |
T8 |
687807 |
239829 |
0 |
0 |
T9 |
73000 |
3242 |
0 |
0 |
T10 |
16902 |
15838 |
0 |
0 |
T11 |
101638 |
21830 |
0 |
0 |
T12 |
840088 |
77187 |
0 |
0 |
T13 |
0 |
141677 |
0 |
0 |
T14 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T4,T5 |
1 | 0 | 1 | Covered | T1,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T4,T5 |
0 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144653629 |
22000659 |
0 |
0 |
T1 |
59910 |
566 |
0 |
0 |
T3 |
11137 |
0 |
0 |
0 |
T4 |
159824 |
94112 |
0 |
0 |
T5 |
150292 |
15001 |
0 |
0 |
T6 |
28384 |
0 |
0 |
0 |
T8 |
687807 |
252540 |
0 |
0 |
T9 |
73000 |
3700 |
0 |
0 |
T10 |
16902 |
16614 |
0 |
0 |
T11 |
101638 |
23206 |
0 |
0 |
T12 |
840088 |
81838 |
0 |
0 |
T13 |
0 |
148540 |
0 |
0 |
T14 |
0 |
16 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144653629 |
114628268 |
0 |
0 |
T1 |
59910 |
59910 |
0 |
0 |
T3 |
11137 |
0 |
0 |
0 |
T4 |
159824 |
159824 |
0 |
0 |
T5 |
150292 |
148393 |
0 |
0 |
T6 |
28384 |
0 |
0 |
0 |
T8 |
687807 |
685083 |
0 |
0 |
T9 |
73000 |
72638 |
0 |
0 |
T10 |
16902 |
16902 |
0 |
0 |
T11 |
101638 |
101638 |
0 |
0 |
T12 |
840088 |
336909 |
0 |
0 |
T13 |
0 |
651215 |
0 |
0 |
T14 |
0 |
10024 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144653629 |
114628268 |
0 |
0 |
T1 |
59910 |
59910 |
0 |
0 |
T3 |
11137 |
0 |
0 |
0 |
T4 |
159824 |
159824 |
0 |
0 |
T5 |
150292 |
148393 |
0 |
0 |
T6 |
28384 |
0 |
0 |
0 |
T8 |
687807 |
685083 |
0 |
0 |
T9 |
73000 |
72638 |
0 |
0 |
T10 |
16902 |
16902 |
0 |
0 |
T11 |
101638 |
101638 |
0 |
0 |
T12 |
840088 |
336909 |
0 |
0 |
T13 |
0 |
651215 |
0 |
0 |
T14 |
0 |
10024 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144653629 |
114628268 |
0 |
0 |
T1 |
59910 |
59910 |
0 |
0 |
T3 |
11137 |
0 |
0 |
0 |
T4 |
159824 |
159824 |
0 |
0 |
T5 |
150292 |
148393 |
0 |
0 |
T6 |
28384 |
0 |
0 |
0 |
T8 |
687807 |
685083 |
0 |
0 |
T9 |
73000 |
72638 |
0 |
0 |
T10 |
16902 |
16902 |
0 |
0 |
T11 |
101638 |
101638 |
0 |
0 |
T12 |
840088 |
336909 |
0 |
0 |
T13 |
0 |
651215 |
0 |
0 |
T14 |
0 |
10024 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144653629 |
22000659 |
0 |
0 |
T1 |
59910 |
566 |
0 |
0 |
T3 |
11137 |
0 |
0 |
0 |
T4 |
159824 |
94112 |
0 |
0 |
T5 |
150292 |
15001 |
0 |
0 |
T6 |
28384 |
0 |
0 |
0 |
T8 |
687807 |
252540 |
0 |
0 |
T9 |
73000 |
3700 |
0 |
0 |
T10 |
16902 |
16614 |
0 |
0 |
T11 |
101638 |
23206 |
0 |
0 |
T12 |
840088 |
81838 |
0 |
0 |
T13 |
0 |
148540 |
0 |
0 |
T14 |
0 |
16 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T4,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T4,T5 |
0 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144653629 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144653629 |
114628268 |
0 |
0 |
T1 |
59910 |
59910 |
0 |
0 |
T3 |
11137 |
0 |
0 |
0 |
T4 |
159824 |
159824 |
0 |
0 |
T5 |
150292 |
148393 |
0 |
0 |
T6 |
28384 |
0 |
0 |
0 |
T8 |
687807 |
685083 |
0 |
0 |
T9 |
73000 |
72638 |
0 |
0 |
T10 |
16902 |
16902 |
0 |
0 |
T11 |
101638 |
101638 |
0 |
0 |
T12 |
840088 |
336909 |
0 |
0 |
T13 |
0 |
651215 |
0 |
0 |
T14 |
0 |
10024 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144653629 |
114628268 |
0 |
0 |
T1 |
59910 |
59910 |
0 |
0 |
T3 |
11137 |
0 |
0 |
0 |
T4 |
159824 |
159824 |
0 |
0 |
T5 |
150292 |
148393 |
0 |
0 |
T6 |
28384 |
0 |
0 |
0 |
T8 |
687807 |
685083 |
0 |
0 |
T9 |
73000 |
72638 |
0 |
0 |
T10 |
16902 |
16902 |
0 |
0 |
T11 |
101638 |
101638 |
0 |
0 |
T12 |
840088 |
336909 |
0 |
0 |
T13 |
0 |
651215 |
0 |
0 |
T14 |
0 |
10024 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144653629 |
114628268 |
0 |
0 |
T1 |
59910 |
59910 |
0 |
0 |
T3 |
11137 |
0 |
0 |
0 |
T4 |
159824 |
159824 |
0 |
0 |
T5 |
150292 |
148393 |
0 |
0 |
T6 |
28384 |
0 |
0 |
0 |
T8 |
687807 |
685083 |
0 |
0 |
T9 |
73000 |
72638 |
0 |
0 |
T10 |
16902 |
16902 |
0 |
0 |
T11 |
101638 |
101638 |
0 |
0 |
T12 |
840088 |
336909 |
0 |
0 |
T13 |
0 |
651215 |
0 |
0 |
T14 |
0 |
10024 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144653629 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T12,T30 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T6,T12 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T6,T12 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T6,T12,T30 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T6,T12 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T6,T12,T30 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T6,T12,T30 |
1 | 0 | 1 | Covered | T6,T12,T30 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T6,T12,T30 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T6,T12,T30 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T6,T12,T30 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T12,T30 |
1 | 0 | Covered | T6,T12,T30 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T12,T30 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T6,T12 |
0 |
0 |
Covered |
T3,T6,T12 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T12,T30 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144653629 |
5999688 |
0 |
0 |
T6 |
28384 |
7583 |
0 |
0 |
T8 |
687807 |
0 |
0 |
0 |
T9 |
73000 |
0 |
0 |
0 |
T10 |
16902 |
0 |
0 |
0 |
T11 |
101638 |
0 |
0 |
0 |
T12 |
840088 |
79993 |
0 |
0 |
T13 |
852215 |
20130 |
0 |
0 |
T14 |
10024 |
0 |
0 |
0 |
T15 |
0 |
82296 |
0 |
0 |
T29 |
117382 |
0 |
0 |
0 |
T30 |
1240 |
496 |
0 |
0 |
T32 |
0 |
69817 |
0 |
0 |
T33 |
0 |
23663 |
0 |
0 |
T48 |
0 |
23895 |
0 |
0 |
T52 |
0 |
5687 |
0 |
0 |
T53 |
0 |
8364 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144653629 |
28743337 |
0 |
0 |
T3 |
11137 |
10864 |
0 |
0 |
T4 |
159824 |
0 |
0 |
0 |
T5 |
150292 |
0 |
0 |
0 |
T6 |
28384 |
27152 |
0 |
0 |
T8 |
687807 |
0 |
0 |
0 |
T9 |
73000 |
0 |
0 |
0 |
T10 |
16902 |
0 |
0 |
0 |
T11 |
101638 |
0 |
0 |
0 |
T12 |
840088 |
494488 |
0 |
0 |
T13 |
0 |
194328 |
0 |
0 |
T29 |
117382 |
112456 |
0 |
0 |
T30 |
0 |
1240 |
0 |
0 |
T32 |
0 |
259968 |
0 |
0 |
T33 |
0 |
137728 |
0 |
0 |
T34 |
0 |
17272 |
0 |
0 |
T35 |
0 |
74328 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144653629 |
28743337 |
0 |
0 |
T3 |
11137 |
10864 |
0 |
0 |
T4 |
159824 |
0 |
0 |
0 |
T5 |
150292 |
0 |
0 |
0 |
T6 |
28384 |
27152 |
0 |
0 |
T8 |
687807 |
0 |
0 |
0 |
T9 |
73000 |
0 |
0 |
0 |
T10 |
16902 |
0 |
0 |
0 |
T11 |
101638 |
0 |
0 |
0 |
T12 |
840088 |
494488 |
0 |
0 |
T13 |
0 |
194328 |
0 |
0 |
T29 |
117382 |
112456 |
0 |
0 |
T30 |
0 |
1240 |
0 |
0 |
T32 |
0 |
259968 |
0 |
0 |
T33 |
0 |
137728 |
0 |
0 |
T34 |
0 |
17272 |
0 |
0 |
T35 |
0 |
74328 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144653629 |
28743337 |
0 |
0 |
T3 |
11137 |
10864 |
0 |
0 |
T4 |
159824 |
0 |
0 |
0 |
T5 |
150292 |
0 |
0 |
0 |
T6 |
28384 |
27152 |
0 |
0 |
T8 |
687807 |
0 |
0 |
0 |
T9 |
73000 |
0 |
0 |
0 |
T10 |
16902 |
0 |
0 |
0 |
T11 |
101638 |
0 |
0 |
0 |
T12 |
840088 |
494488 |
0 |
0 |
T13 |
0 |
194328 |
0 |
0 |
T29 |
117382 |
112456 |
0 |
0 |
T30 |
0 |
1240 |
0 |
0 |
T32 |
0 |
259968 |
0 |
0 |
T33 |
0 |
137728 |
0 |
0 |
T34 |
0 |
17272 |
0 |
0 |
T35 |
0 |
74328 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144653629 |
5999688 |
0 |
0 |
T6 |
28384 |
7583 |
0 |
0 |
T8 |
687807 |
0 |
0 |
0 |
T9 |
73000 |
0 |
0 |
0 |
T10 |
16902 |
0 |
0 |
0 |
T11 |
101638 |
0 |
0 |
0 |
T12 |
840088 |
79993 |
0 |
0 |
T13 |
852215 |
20130 |
0 |
0 |
T14 |
10024 |
0 |
0 |
0 |
T15 |
0 |
82296 |
0 |
0 |
T29 |
117382 |
0 |
0 |
0 |
T30 |
1240 |
496 |
0 |
0 |
T32 |
0 |
69817 |
0 |
0 |
T33 |
0 |
23663 |
0 |
0 |
T48 |
0 |
23895 |
0 |
0 |
T52 |
0 |
5687 |
0 |
0 |
T53 |
0 |
8364 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T6,T12 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T6,T12 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T6,T12,T30 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T6,T12 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T6,T12,T30 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T6,T12,T30 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T6,T12,T30 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T6,T12,T30 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T6,T12 |
0 |
0 |
Covered |
T3,T6,T12 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T12,T30 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144653629 |
192740 |
0 |
0 |
T6 |
28384 |
241 |
0 |
0 |
T8 |
687807 |
0 |
0 |
0 |
T9 |
73000 |
0 |
0 |
0 |
T10 |
16902 |
0 |
0 |
0 |
T11 |
101638 |
0 |
0 |
0 |
T12 |
840088 |
2579 |
0 |
0 |
T13 |
852215 |
641 |
0 |
0 |
T14 |
10024 |
0 |
0 |
0 |
T15 |
0 |
2643 |
0 |
0 |
T29 |
117382 |
0 |
0 |
0 |
T30 |
1240 |
16 |
0 |
0 |
T32 |
0 |
2241 |
0 |
0 |
T33 |
0 |
762 |
0 |
0 |
T48 |
0 |
767 |
0 |
0 |
T52 |
0 |
183 |
0 |
0 |
T53 |
0 |
268 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144653629 |
28743337 |
0 |
0 |
T3 |
11137 |
10864 |
0 |
0 |
T4 |
159824 |
0 |
0 |
0 |
T5 |
150292 |
0 |
0 |
0 |
T6 |
28384 |
27152 |
0 |
0 |
T8 |
687807 |
0 |
0 |
0 |
T9 |
73000 |
0 |
0 |
0 |
T10 |
16902 |
0 |
0 |
0 |
T11 |
101638 |
0 |
0 |
0 |
T12 |
840088 |
494488 |
0 |
0 |
T13 |
0 |
194328 |
0 |
0 |
T29 |
117382 |
112456 |
0 |
0 |
T30 |
0 |
1240 |
0 |
0 |
T32 |
0 |
259968 |
0 |
0 |
T33 |
0 |
137728 |
0 |
0 |
T34 |
0 |
17272 |
0 |
0 |
T35 |
0 |
74328 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144653629 |
28743337 |
0 |
0 |
T3 |
11137 |
10864 |
0 |
0 |
T4 |
159824 |
0 |
0 |
0 |
T5 |
150292 |
0 |
0 |
0 |
T6 |
28384 |
27152 |
0 |
0 |
T8 |
687807 |
0 |
0 |
0 |
T9 |
73000 |
0 |
0 |
0 |
T10 |
16902 |
0 |
0 |
0 |
T11 |
101638 |
0 |
0 |
0 |
T12 |
840088 |
494488 |
0 |
0 |
T13 |
0 |
194328 |
0 |
0 |
T29 |
117382 |
112456 |
0 |
0 |
T30 |
0 |
1240 |
0 |
0 |
T32 |
0 |
259968 |
0 |
0 |
T33 |
0 |
137728 |
0 |
0 |
T34 |
0 |
17272 |
0 |
0 |
T35 |
0 |
74328 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144653629 |
28743337 |
0 |
0 |
T3 |
11137 |
10864 |
0 |
0 |
T4 |
159824 |
0 |
0 |
0 |
T5 |
150292 |
0 |
0 |
0 |
T6 |
28384 |
27152 |
0 |
0 |
T8 |
687807 |
0 |
0 |
0 |
T9 |
73000 |
0 |
0 |
0 |
T10 |
16902 |
0 |
0 |
0 |
T11 |
101638 |
0 |
0 |
0 |
T12 |
840088 |
494488 |
0 |
0 |
T13 |
0 |
194328 |
0 |
0 |
T29 |
117382 |
112456 |
0 |
0 |
T30 |
0 |
1240 |
0 |
0 |
T32 |
0 |
259968 |
0 |
0 |
T33 |
0 |
137728 |
0 |
0 |
T34 |
0 |
17272 |
0 |
0 |
T35 |
0 |
74328 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144653629 |
192740 |
0 |
0 |
T6 |
28384 |
241 |
0 |
0 |
T8 |
687807 |
0 |
0 |
0 |
T9 |
73000 |
0 |
0 |
0 |
T10 |
16902 |
0 |
0 |
0 |
T11 |
101638 |
0 |
0 |
0 |
T12 |
840088 |
2579 |
0 |
0 |
T13 |
852215 |
641 |
0 |
0 |
T14 |
10024 |
0 |
0 |
0 |
T15 |
0 |
2643 |
0 |
0 |
T29 |
117382 |
0 |
0 |
0 |
T30 |
1240 |
16 |
0 |
0 |
T32 |
0 |
2241 |
0 |
0 |
T33 |
0 |
762 |
0 |
0 |
T48 |
0 |
767 |
0 |
0 |
T52 |
0 |
183 |
0 |
0 |
T53 |
0 |
268 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T4,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
452397478 |
2847557 |
0 |
0 |
T1 |
63935 |
840 |
0 |
0 |
T2 |
1357 |
0 |
0 |
0 |
T3 |
13041 |
0 |
0 |
0 |
T4 |
112218 |
832 |
0 |
0 |
T5 |
324561 |
7971 |
0 |
0 |
T6 |
62218 |
0 |
0 |
0 |
T7 |
1486 |
0 |
0 |
0 |
T8 |
145929 |
22189 |
0 |
0 |
T9 |
21048 |
832 |
0 |
0 |
T10 |
11838 |
832 |
0 |
0 |
T11 |
0 |
836 |
0 |
0 |
T12 |
0 |
17680 |
0 |
0 |
T13 |
0 |
13772 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
452397478 |
452306981 |
0 |
0 |
T1 |
63935 |
63876 |
0 |
0 |
T2 |
1357 |
1293 |
0 |
0 |
T3 |
13041 |
12981 |
0 |
0 |
T4 |
112218 |
112210 |
0 |
0 |
T5 |
324561 |
324477 |
0 |
0 |
T6 |
62218 |
62140 |
0 |
0 |
T7 |
1486 |
1436 |
0 |
0 |
T8 |
145929 |
145924 |
0 |
0 |
T9 |
21048 |
20979 |
0 |
0 |
T10 |
11838 |
11743 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
452397478 |
452306981 |
0 |
0 |
T1 |
63935 |
63876 |
0 |
0 |
T2 |
1357 |
1293 |
0 |
0 |
T3 |
13041 |
12981 |
0 |
0 |
T4 |
112218 |
112210 |
0 |
0 |
T5 |
324561 |
324477 |
0 |
0 |
T6 |
62218 |
62140 |
0 |
0 |
T7 |
1486 |
1436 |
0 |
0 |
T8 |
145929 |
145924 |
0 |
0 |
T9 |
21048 |
20979 |
0 |
0 |
T10 |
11838 |
11743 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
452397478 |
452306981 |
0 |
0 |
T1 |
63935 |
63876 |
0 |
0 |
T2 |
1357 |
1293 |
0 |
0 |
T3 |
13041 |
12981 |
0 |
0 |
T4 |
112218 |
112210 |
0 |
0 |
T5 |
324561 |
324477 |
0 |
0 |
T6 |
62218 |
62140 |
0 |
0 |
T7 |
1486 |
1436 |
0 |
0 |
T8 |
145929 |
145924 |
0 |
0 |
T9 |
21048 |
20979 |
0 |
0 |
T10 |
11838 |
11743 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
452397478 |
2847557 |
0 |
0 |
T1 |
63935 |
840 |
0 |
0 |
T2 |
1357 |
0 |
0 |
0 |
T3 |
13041 |
0 |
0 |
0 |
T4 |
112218 |
832 |
0 |
0 |
T5 |
324561 |
7971 |
0 |
0 |
T6 |
62218 |
0 |
0 |
0 |
T7 |
1486 |
0 |
0 |
0 |
T8 |
145929 |
22189 |
0 |
0 |
T9 |
21048 |
832 |
0 |
0 |
T10 |
11838 |
832 |
0 |
0 |
T11 |
0 |
836 |
0 |
0 |
T12 |
0 |
17680 |
0 |
0 |
T13 |
0 |
13772 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
452397478 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
452397478 |
452306981 |
0 |
0 |
T1 |
63935 |
63876 |
0 |
0 |
T2 |
1357 |
1293 |
0 |
0 |
T3 |
13041 |
12981 |
0 |
0 |
T4 |
112218 |
112210 |
0 |
0 |
T5 |
324561 |
324477 |
0 |
0 |
T6 |
62218 |
62140 |
0 |
0 |
T7 |
1486 |
1436 |
0 |
0 |
T8 |
145929 |
145924 |
0 |
0 |
T9 |
21048 |
20979 |
0 |
0 |
T10 |
11838 |
11743 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
452397478 |
452306981 |
0 |
0 |
T1 |
63935 |
63876 |
0 |
0 |
T2 |
1357 |
1293 |
0 |
0 |
T3 |
13041 |
12981 |
0 |
0 |
T4 |
112218 |
112210 |
0 |
0 |
T5 |
324561 |
324477 |
0 |
0 |
T6 |
62218 |
62140 |
0 |
0 |
T7 |
1486 |
1436 |
0 |
0 |
T8 |
145929 |
145924 |
0 |
0 |
T9 |
21048 |
20979 |
0 |
0 |
T10 |
11838 |
11743 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
452397478 |
452306981 |
0 |
0 |
T1 |
63935 |
63876 |
0 |
0 |
T2 |
1357 |
1293 |
0 |
0 |
T3 |
13041 |
12981 |
0 |
0 |
T4 |
112218 |
112210 |
0 |
0 |
T5 |
324561 |
324477 |
0 |
0 |
T6 |
62218 |
62140 |
0 |
0 |
T7 |
1486 |
1436 |
0 |
0 |
T8 |
145929 |
145924 |
0 |
0 |
T9 |
21048 |
20979 |
0 |
0 |
T10 |
11838 |
11743 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
452397478 |
0 |
0 |
0 |