dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.18 100.00 72.73 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.63 95.00 76.19 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.77 98.25 100.00 100.00 90.62 100.00 u_readsram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_readcmd.u_readsram.u_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.45 100.00 81.82 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.62 100.00 90.48 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.77 98.25 100.00 100.00 90.62 100.00 u_readsram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.u_upload.u_arbiter.u_req_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
62.10 85.71 31.25 71.43 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
59.07 84.62 36.11 55.56 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
66.67 100.00 33.33 u_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 56.48 84.00 40.00 45.45


Module Instance : tb.dut.u_spi_tpm.u_sram_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.32 100.00 77.27 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.23 95.00 78.57 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.99 99.65 91.20 91.67 97.42 100.00 u_spi_tpm


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.06 100.00 56.25 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.36 100.00 75.00 94.44 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.67 100.00 83.33 u_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 93.64 100.00 90.00 90.91


Module Instance : tb.dut.u_tlul2sram_egress.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.33 95.00 75.00 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
78.14 94.52 60.33 73.08 84.62 u_tlul2sram_egress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
60.67 80.00 31.25 71.43 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
61.32 82.50 47.22 55.56 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
78.14 94.52 60.33 73.08 84.62 u_tlul2sram_egress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 63.15 84.00 60.00 45.45

Go back
Module Instances:
tb.dut.u_readcmd.u_readsram.u_sram_fifo
tb.dut.u_readcmd.u_readsram.u_fifo
tb.dut.u_upload.u_arbiter.u_req_fifo
tb.dut.u_spi_tpm.u_sram_fifo
tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
tb.dut.u_tlul2sram_egress.u_reqfifo
tb.dut.u_tlul2sram_egress.u_sramreqfifo
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
140 1 1


Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
TotalCoveredPercent
Conditions221672.73
Logical221672.73
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT5,T9,T13
10CoveredT1,T2,T3
11CoveredT3,T4,T5

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT3,T4,T5
10Not Covered
11CoveredT5,T9,T13

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT3,T4,T5
101Not Covered
110Not Covered
111CoveredT5,T9,T13

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT5,T9,T13
110Not Covered
111CoveredT5,T9,T13

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT5,T9,T13

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT5,T9,T13

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT5,T9,T13
10CoveredT5,T9,T13
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 130 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T5,T9,T13
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T3,T4,T5
0 0 Covered T3,T4,T5


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T5,T9,T13
0 Covered T1,T3,T4


Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 145971906 20346746 0 0
DepthKnown_A 145971906 116712474 0 0
RvalidKnown_A 145971906 116712474 0 0
WreadyKnown_A 145971906 116712474 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 145971906 20346746 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 145971906 20346746 0 0
T5 167612 26091 0 0
T6 33977 0 0 0
T8 73334 0 0 0
T9 204274 39782 0 0
T10 1480 0 0 0
T11 116854 0 0 0
T12 47888 0 0 0
T13 567963 44501 0 0
T14 695694 114012 0 0
T15 607783 124544 0 0
T16 0 41253 0 0
T17 0 197389 0 0
T46 0 6932 0 0
T47 0 2202 0 0
T48 0 3972 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 145971906 116712474 0 0
T3 8352 8352 0 0
T4 2320 2320 0 0
T5 167612 164965 0 0
T6 33977 0 0 0
T8 73334 72828 0 0
T9 204274 202490 0 0
T10 1480 0 0 0
T11 116854 3 0 0
T12 47888 47888 0 0
T13 567963 457119 0 0
T14 0 657166 0 0
T15 0 605939 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 145971906 116712474 0 0
T3 8352 8352 0 0
T4 2320 2320 0 0
T5 167612 164965 0 0
T6 33977 0 0 0
T8 73334 72828 0 0
T9 204274 202490 0 0
T10 1480 0 0 0
T11 116854 3 0 0
T12 47888 47888 0 0
T13 567963 457119 0 0
T14 0 657166 0 0
T15 0 605939 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 145971906 116712474 0 0
T3 8352 8352 0 0
T4 2320 2320 0 0
T5 167612 164965 0 0
T6 33977 0 0 0
T8 73334 72828 0 0
T9 204274 202490 0 0
T10 1480 0 0 0
T11 116854 3 0 0
T12 47888 47888 0 0
T13 567963 457119 0 0
T14 0 657166 0 0
T15 0 605939 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 145971906 20346746 0 0
T5 167612 26091 0 0
T6 33977 0 0 0
T8 73334 0 0 0
T9 204274 39782 0 0
T10 1480 0 0 0
T11 116854 0 0 0
T12 47888 0 0 0
T13 567963 44501 0 0
T14 695694 114012 0 0
T15 607783 124544 0 0
T16 0 41253 0 0
T17 0 197389 0 0
T46 0 6932 0 0
T47 0 2202 0 0
T48 0 3972 0 0

Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
130 1 1
131 1 1
140 1 1


Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
TotalCoveredPercent
Conditions221881.82
Logical221881.82
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT5,T9,T13
10CoveredT1,T2,T3
11CoveredT3,T4,T5

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT3,T4,T5
10Not Covered
11CoveredT5,T9,T13

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT3,T4,T5
101CoveredT5,T9,T13
110Not Covered
111CoveredT5,T9,T13

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT5,T9,T13
110Not Covered
111CoveredT5,T9,T13

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT5,T9,T13

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01CoveredT5,T9,T13
10CoveredT1,T2,T3
11CoveredT5,T9,T13

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT5,T9,T13
10CoveredT5,T9,T13
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 130 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T5,T9,T13
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T3,T4,T5
0 0 Covered T3,T4,T5


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T5,T9,T13
0 Covered T1,T3,T4


Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 145971906 21358098 0 0
DepthKnown_A 145971906 116712474 0 0
RvalidKnown_A 145971906 116712474 0 0
WreadyKnown_A 145971906 116712474 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 145971906 21358098 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 145971906 21358098 0 0
T5 167612 27044 0 0
T6 33977 0 0 0
T8 73334 0 0 0
T9 204274 41643 0 0
T10 1480 0 0 0
T11 116854 0 0 0
T12 47888 0 0 0
T13 567963 46178 0 0
T14 695694 120716 0 0
T15 607783 131430 0 0
T16 0 43606 0 0
T17 0 208590 0 0
T46 0 7152 0 0
T47 0 2432 0 0
T48 0 4096 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 145971906 116712474 0 0
T3 8352 8352 0 0
T4 2320 2320 0 0
T5 167612 164965 0 0
T6 33977 0 0 0
T8 73334 72828 0 0
T9 204274 202490 0 0
T10 1480 0 0 0
T11 116854 3 0 0
T12 47888 47888 0 0
T13 567963 457119 0 0
T14 0 657166 0 0
T15 0 605939 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 145971906 116712474 0 0
T3 8352 8352 0 0
T4 2320 2320 0 0
T5 167612 164965 0 0
T6 33977 0 0 0
T8 73334 72828 0 0
T9 204274 202490 0 0
T10 1480 0 0 0
T11 116854 3 0 0
T12 47888 47888 0 0
T13 567963 457119 0 0
T14 0 657166 0 0
T15 0 605939 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 145971906 116712474 0 0
T3 8352 8352 0 0
T4 2320 2320 0 0
T5 167612 164965 0 0
T6 33977 0 0 0
T8 73334 72828 0 0
T9 204274 202490 0 0
T10 1480 0 0 0
T11 116854 3 0 0
T12 47888 47888 0 0
T13 567963 457119 0 0
T14 0 657166 0 0
T15 0 605939 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 145971906 21358098 0 0
T5 167612 27044 0 0
T6 33977 0 0 0
T8 73334 0 0 0
T9 204274 41643 0 0
T10 1480 0 0 0
T11 116854 0 0 0
T12 47888 0 0 0
T13 567963 46178 0 0
T14 695694 120716 0 0
T15 607783 131430 0 0
T16 0 43606 0 0
T17 0 208590 0 0
T46 0 7152 0 0
T47 0 2432 0 0
T48 0 4096 0 0

Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
TOTAL141285.71
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS1232150.00
CONT_ASSIGN133100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 0 1
MISSING_ELSE
133 0 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
TotalCoveredPercent
Conditions16531.25
Logical16531.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT3,T4,T5

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT3,T4,T5
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT3,T4,T5
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
Branches 7 5 71.43
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 123 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T3,T4,T5
0 0 Covered T3,T4,T5


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T3,T4


Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 145971906 0 0 0
DepthKnown_A 145971906 116712474 0 0
RvalidKnown_A 145971906 116712474 0 0
WreadyKnown_A 145971906 116712474 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 145971906 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 145971906 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 145971906 116712474 0 0
T3 8352 8352 0 0
T4 2320 2320 0 0
T5 167612 164965 0 0
T6 33977 0 0 0
T8 73334 72828 0 0
T9 204274 202490 0 0
T10 1480 0 0 0
T11 116854 3 0 0
T12 47888 47888 0 0
T13 567963 457119 0 0
T14 0 657166 0 0
T15 0 605939 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 145971906 116712474 0 0
T3 8352 8352 0 0
T4 2320 2320 0 0
T5 167612 164965 0 0
T6 33977 0 0 0
T8 73334 72828 0 0
T9 204274 202490 0 0
T10 1480 0 0 0
T11 116854 3 0 0
T12 47888 47888 0 0
T13 567963 457119 0 0
T14 0 657166 0 0
T15 0 605939 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 145971906 116712474 0 0
T3 8352 8352 0 0
T4 2320 2320 0 0
T5 167612 164965 0 0
T6 33977 0 0 0
T8 73334 72828 0 0
T9 204274 202490 0 0
T10 1480 0 0 0
T11 116854 3 0 0
T12 47888 47888 0 0
T13 567963 457119 0 0
T14 0 657166 0 0
T15 0 605939 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 145971906 0 0 0

Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
140 1 1


Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
TotalCoveredPercent
Conditions221777.27
Logical221777.27
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T10,T11
10CoveredT1,T2,T3
11CoveredT1,T6,T10

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T6,T10
10Not Covered
11CoveredT1,T10,T11

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T6,T10
101Not Covered
110Not Covered
111CoveredT1,T10,T11

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T10,T11
101CoveredT1,T10,T11
110Not Covered
111CoveredT1,T10,T11

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T10,T11

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T10,T11

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT1,T10,T11
10CoveredT1,T10,T11
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 130 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T1,T10,T11
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T6,T10
0 0 Covered T1,T6,T10


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T10,T11
0 Covered T1,T3,T4


Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 145971906 5510231 0 0
DepthKnown_A 145971906 27887823 0 0
RvalidKnown_A 145971906 27887823 0 0
WreadyKnown_A 145971906 27887823 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 145971906 5510231 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 145971906 5510231 0 0
T1 28838 10989 0 0
T3 8352 0 0 0
T4 2320 0 0 0
T5 167612 0 0 0
T6 33977 0 0 0
T8 73334 0 0 0
T9 204274 0 0 0
T10 1480 432 0 0
T11 116854 29526 0 0
T12 47888 0 0 0
T13 0 42891 0 0
T14 0 7513 0 0
T16 0 27154 0 0
T17 0 97989 0 0
T18 0 24053 0 0
T29 0 37632 0 0
T52 0 19180 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 145971906 27887823 0 0
T1 28838 28272 0 0
T3 8352 0 0 0
T4 2320 0 0 0
T5 167612 0 0 0
T6 33977 33168 0 0
T8 73334 0 0 0
T9 204274 0 0 0
T10 1480 1480 0 0
T11 116854 114632 0 0
T12 47888 0 0 0
T13 0 103096 0 0
T14 0 35376 0 0
T16 0 261472 0 0
T17 0 352112 0 0
T18 0 203080 0 0
T29 0 176368 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 145971906 27887823 0 0
T1 28838 28272 0 0
T3 8352 0 0 0
T4 2320 0 0 0
T5 167612 0 0 0
T6 33977 33168 0 0
T8 73334 0 0 0
T9 204274 0 0 0
T10 1480 1480 0 0
T11 116854 114632 0 0
T12 47888 0 0 0
T13 0 103096 0 0
T14 0 35376 0 0
T16 0 261472 0 0
T17 0 352112 0 0
T18 0 203080 0 0
T29 0 176368 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 145971906 27887823 0 0
T1 28838 28272 0 0
T3 8352 0 0 0
T4 2320 0 0 0
T5 167612 0 0 0
T6 33977 33168 0 0
T8 73334 0 0 0
T9 204274 0 0 0
T10 1480 1480 0 0
T11 116854 114632 0 0
T12 47888 0 0 0
T13 0 103096 0 0
T14 0 35376 0 0
T16 0 261472 0 0
T17 0 352112 0 0
T18 0 203080 0 0
T29 0 176368 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 145971906 5510231 0 0
T1 28838 10989 0 0
T3 8352 0 0 0
T4 2320 0 0 0
T5 167612 0 0 0
T6 33977 0 0 0
T8 73334 0 0 0
T9 204274 0 0 0
T10 1480 432 0 0
T11 116854 29526 0 0
T12 47888 0 0 0
T13 0 42891 0 0
T14 0 7513 0 0
T16 0 27154 0 0
T17 0 97989 0 0
T18 0 24053 0 0
T29 0 37632 0 0
T52 0 19180 0 0

Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
TotalCoveredPercent
Conditions16956.25
Logical16956.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T6,T10

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T6,T10
10Not Covered
11CoveredT1,T10,T11

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T6,T10
101Not Covered
110Not Covered
111CoveredT1,T10,T11

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111CoveredT1,T10,T11

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T10,T11
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T10,T11


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T6,T10
0 0 Covered T1,T6,T10


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T10,T11
0 Covered T1,T3,T4


Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 145971906 177157 0 0
DepthKnown_A 145971906 27887823 0 0
RvalidKnown_A 145971906 27887823 0 0
WreadyKnown_A 145971906 27887823 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 145971906 177157 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 145971906 177157 0 0
T1 28838 355 0 0
T3 8352 0 0 0
T4 2320 0 0 0
T5 167612 0 0 0
T6 33977 0 0 0
T8 73334 0 0 0
T9 204274 0 0 0
T10 1480 14 0 0
T11 116854 953 0 0
T12 47888 0 0 0
T13 0 1382 0 0
T14 0 241 0 0
T16 0 875 0 0
T17 0 3158 0 0
T18 0 777 0 0
T29 0 1207 0 0
T52 0 615 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 145971906 27887823 0 0
T1 28838 28272 0 0
T3 8352 0 0 0
T4 2320 0 0 0
T5 167612 0 0 0
T6 33977 33168 0 0
T8 73334 0 0 0
T9 204274 0 0 0
T10 1480 1480 0 0
T11 116854 114632 0 0
T12 47888 0 0 0
T13 0 103096 0 0
T14 0 35376 0 0
T16 0 261472 0 0
T17 0 352112 0 0
T18 0 203080 0 0
T29 0 176368 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 145971906 27887823 0 0
T1 28838 28272 0 0
T3 8352 0 0 0
T4 2320 0 0 0
T5 167612 0 0 0
T6 33977 33168 0 0
T8 73334 0 0 0
T9 204274 0 0 0
T10 1480 1480 0 0
T11 116854 114632 0 0
T12 47888 0 0 0
T13 0 103096 0 0
T14 0 35376 0 0
T16 0 261472 0 0
T17 0 352112 0 0
T18 0 203080 0 0
T29 0 176368 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 145971906 27887823 0 0
T1 28838 28272 0 0
T3 8352 0 0 0
T4 2320 0 0 0
T5 167612 0 0 0
T6 33977 33168 0 0
T8 73334 0 0 0
T9 204274 0 0 0
T10 1480 1480 0 0
T11 116854 114632 0 0
T12 47888 0 0 0
T13 0 103096 0 0
T14 0 35376 0 0
T16 0 261472 0 0
T17 0 352112 0 0
T18 0 203080 0 0
T29 0 176368 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 145971906 177157 0 0
T1 28838 355 0 0
T3 8352 0 0 0
T4 2320 0 0 0
T5 167612 0 0 0
T6 33977 0 0 0
T8 73334 0 0 0
T9 204274 0 0 0
T10 1480 14 0 0
T11 116854 953 0 0
T12 47888 0 0 0
T13 0 1382 0 0
T14 0 241 0 0
T16 0 875 0 0
T17 0 3158 0 0
T18 0 777 0 0
T29 0 1207 0 0
T52 0 615 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T3,T4
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT2,T3,T4

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT2,T3,T4

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT2,T5,T8
110Not Covered
111CoveredT2,T3,T4

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT2,T3,T4
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T2,T3,T4


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T3,T4
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 430189956 3265214 0 0
DepthKnown_A 430189956 430098632 0 0
RvalidKnown_A 430189956 430098632 0 0
WreadyKnown_A 430189956 430098632 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 430189956 3265214 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 430189956 3265214 0 0
T2 2226 100 0 0
T3 45250 832 0 0
T4 11975 832 0 0
T5 119608 4160 0 0
T6 275282 0 0 0
T7 1098 0 0 0
T8 591636 832 0 0
T9 76402 2509 0 0
T10 10392 0 0 0
T11 129770 0 0 0
T12 0 832 0 0
T13 0 11648 0 0
T14 0 6656 0 0
T15 0 5824 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 430189956 430098632 0 0
T1 146132 146046 0 0
T2 2226 2163 0 0
T3 45250 45150 0 0
T4 11975 11875 0 0
T5 119608 119603 0 0
T6 275282 275221 0 0
T7 1098 1014 0 0
T8 591636 591547 0 0
T9 76402 76327 0 0
T10 10392 10292 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 430189956 430098632 0 0
T1 146132 146046 0 0
T2 2226 2163 0 0
T3 45250 45150 0 0
T4 11975 11875 0 0
T5 119608 119603 0 0
T6 275282 275221 0 0
T7 1098 1014 0 0
T8 591636 591547 0 0
T9 76402 76327 0 0
T10 10392 10292 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 430189956 430098632 0 0
T1 146132 146046 0 0
T2 2226 2163 0 0
T3 45250 45150 0 0
T4 11975 11875 0 0
T5 119608 119603 0 0
T6 275282 275221 0 0
T7 1098 1014 0 0
T8 591636 591547 0 0
T9 76402 76327 0 0
T10 10392 10292 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 430189956 3265214 0 0
T2 2226 100 0 0
T3 45250 832 0 0
T4 11975 832 0 0
T5 119608 4160 0 0
T6 275282 0 0 0
T7 1098 0 0 0
T8 591636 832 0 0
T9 76402 2509 0 0
T10 10392 0 0 0
T11 129770 0 0 0
T12 0 832 0 0
T13 0 11648 0 0
T14 0 6656 0 0
T15 0 5824 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL151280.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN108100.00
ALWAYS1112150.00
CONT_ASSIGN11611100.00
CONT_ASSIGN133100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 0 1
111 1 1
112 0 1
MISSING_ELSE
116 1 1
133 0 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
TotalCoveredPercent
Conditions16531.25
Logical16531.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 7 5 71.43
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 123 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 430189956 0 0 0
DepthKnown_A 430189956 430098632 0 0
RvalidKnown_A 430189956 430098632 0 0
WreadyKnown_A 430189956 430098632 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 430189956 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 430189956 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 430189956 430098632 0 0
T1 146132 146046 0 0
T2 2226 2163 0 0
T3 45250 45150 0 0
T4 11975 11875 0 0
T5 119608 119603 0 0
T6 275282 275221 0 0
T7 1098 1014 0 0
T8 591636 591547 0 0
T9 76402 76327 0 0
T10 10392 10292 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 430189956 430098632 0 0
T1 146132 146046 0 0
T2 2226 2163 0 0
T3 45250 45150 0 0
T4 11975 11875 0 0
T5 119608 119603 0 0
T6 275282 275221 0 0
T7 1098 1014 0 0
T8 591636 591547 0 0
T9 76402 76327 0 0
T10 10392 10292 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 430189956 430098632 0 0
T1 146132 146046 0 0
T2 2226 2163 0 0
T3 45250 45150 0 0
T4 11975 11875 0 0
T5 119608 119603 0 0
T6 275282 275221 0 0
T7 1098 1014 0 0
T8 591636 591547 0 0
T9 76402 76327 0 0
T10 10392 10292 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 430189956 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%