Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 130 | 
1 | 
1 | 
| 131 | 
1 | 
1 | 
| 140 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
 | Total | Covered | Percent | 
| Conditions | 22 | 16 | 72.73 | 
| Logical | 22 | 16 | 72.73 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
130 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151282566 | 
22515295 | 
0 | 
0 | 
| T1 | 
462587 | 
55560 | 
0 | 
0 | 
| T2 | 
793277 | 
142468 | 
0 | 
0 | 
| T3 | 
295682 | 
53442 | 
0 | 
0 | 
| T4 | 
322241 | 
65359 | 
0 | 
0 | 
| T5 | 
51809 | 
16782 | 
0 | 
0 | 
| T6 | 
445651 | 
56171 | 
0 | 
0 | 
| T7 | 
19178 | 
17925 | 
0 | 
0 | 
| T8 | 
20530 | 
18737 | 
0 | 
0 | 
| T9 | 
22107 | 
20841 | 
0 | 
0 | 
| T11 | 
654090 | 
140316 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151282566 | 
120061253 | 
0 | 
0 | 
| T1 | 
462587 | 
460760 | 
0 | 
0 | 
| T2 | 
793277 | 
790401 | 
0 | 
0 | 
| T3 | 
295682 | 
284209 | 
0 | 
0 | 
| T4 | 
322241 | 
319046 | 
0 | 
0 | 
| T5 | 
51809 | 
51809 | 
0 | 
0 | 
| T6 | 
445651 | 
417794 | 
0 | 
0 | 
| T7 | 
19178 | 
19010 | 
0 | 
0 | 
| T8 | 
20530 | 
20530 | 
0 | 
0 | 
| T9 | 
22107 | 
22107 | 
0 | 
0 | 
| T11 | 
654090 | 
616793 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151282566 | 
120061253 | 
0 | 
0 | 
| T1 | 
462587 | 
460760 | 
0 | 
0 | 
| T2 | 
793277 | 
790401 | 
0 | 
0 | 
| T3 | 
295682 | 
284209 | 
0 | 
0 | 
| T4 | 
322241 | 
319046 | 
0 | 
0 | 
| T5 | 
51809 | 
51809 | 
0 | 
0 | 
| T6 | 
445651 | 
417794 | 
0 | 
0 | 
| T7 | 
19178 | 
19010 | 
0 | 
0 | 
| T8 | 
20530 | 
20530 | 
0 | 
0 | 
| T9 | 
22107 | 
22107 | 
0 | 
0 | 
| T11 | 
654090 | 
616793 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151282566 | 
120061253 | 
0 | 
0 | 
| T1 | 
462587 | 
460760 | 
0 | 
0 | 
| T2 | 
793277 | 
790401 | 
0 | 
0 | 
| T3 | 
295682 | 
284209 | 
0 | 
0 | 
| T4 | 
322241 | 
319046 | 
0 | 
0 | 
| T5 | 
51809 | 
51809 | 
0 | 
0 | 
| T6 | 
445651 | 
417794 | 
0 | 
0 | 
| T7 | 
19178 | 
19010 | 
0 | 
0 | 
| T8 | 
20530 | 
20530 | 
0 | 
0 | 
| T9 | 
22107 | 
22107 | 
0 | 
0 | 
| T11 | 
654090 | 
616793 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151282566 | 
22515295 | 
0 | 
0 | 
| T1 | 
462587 | 
55560 | 
0 | 
0 | 
| T2 | 
793277 | 
142468 | 
0 | 
0 | 
| T3 | 
295682 | 
53442 | 
0 | 
0 | 
| T4 | 
322241 | 
65359 | 
0 | 
0 | 
| T5 | 
51809 | 
16782 | 
0 | 
0 | 
| T6 | 
445651 | 
56171 | 
0 | 
0 | 
| T7 | 
19178 | 
17925 | 
0 | 
0 | 
| T8 | 
20530 | 
18737 | 
0 | 
0 | 
| T9 | 
22107 | 
20841 | 
0 | 
0 | 
| T11 | 
654090 | 
140316 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 14 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 120 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 130 | 
1 | 
1 | 
| 131 | 
1 | 
1 | 
| 140 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
 | Total | Covered | Percent | 
| Conditions | 22 | 18 | 81.82 | 
| Logical | 22 | 18 | 81.82 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
130 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151282566 | 
23661954 | 
0 | 
0 | 
| T1 | 
462587 | 
57719 | 
0 | 
0 | 
| T2 | 
793277 | 
149532 | 
0 | 
0 | 
| T3 | 
295682 | 
55598 | 
0 | 
0 | 
| T4 | 
322241 | 
67951 | 
0 | 
0 | 
| T5 | 
51809 | 
17817 | 
0 | 
0 | 
| T6 | 
445651 | 
59304 | 
0 | 
0 | 
| T7 | 
19178 | 
18706 | 
0 | 
0 | 
| T8 | 
20530 | 
20266 | 
0 | 
0 | 
| T9 | 
22107 | 
21827 | 
0 | 
0 | 
| T11 | 
654090 | 
148334 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151282566 | 
120061253 | 
0 | 
0 | 
| T1 | 
462587 | 
460760 | 
0 | 
0 | 
| T2 | 
793277 | 
790401 | 
0 | 
0 | 
| T3 | 
295682 | 
284209 | 
0 | 
0 | 
| T4 | 
322241 | 
319046 | 
0 | 
0 | 
| T5 | 
51809 | 
51809 | 
0 | 
0 | 
| T6 | 
445651 | 
417794 | 
0 | 
0 | 
| T7 | 
19178 | 
19010 | 
0 | 
0 | 
| T8 | 
20530 | 
20530 | 
0 | 
0 | 
| T9 | 
22107 | 
22107 | 
0 | 
0 | 
| T11 | 
654090 | 
616793 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151282566 | 
120061253 | 
0 | 
0 | 
| T1 | 
462587 | 
460760 | 
0 | 
0 | 
| T2 | 
793277 | 
790401 | 
0 | 
0 | 
| T3 | 
295682 | 
284209 | 
0 | 
0 | 
| T4 | 
322241 | 
319046 | 
0 | 
0 | 
| T5 | 
51809 | 
51809 | 
0 | 
0 | 
| T6 | 
445651 | 
417794 | 
0 | 
0 | 
| T7 | 
19178 | 
19010 | 
0 | 
0 | 
| T8 | 
20530 | 
20530 | 
0 | 
0 | 
| T9 | 
22107 | 
22107 | 
0 | 
0 | 
| T11 | 
654090 | 
616793 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151282566 | 
120061253 | 
0 | 
0 | 
| T1 | 
462587 | 
460760 | 
0 | 
0 | 
| T2 | 
793277 | 
790401 | 
0 | 
0 | 
| T3 | 
295682 | 
284209 | 
0 | 
0 | 
| T4 | 
322241 | 
319046 | 
0 | 
0 | 
| T5 | 
51809 | 
51809 | 
0 | 
0 | 
| T6 | 
445651 | 
417794 | 
0 | 
0 | 
| T7 | 
19178 | 
19010 | 
0 | 
0 | 
| T8 | 
20530 | 
20530 | 
0 | 
0 | 
| T9 | 
22107 | 
22107 | 
0 | 
0 | 
| T11 | 
654090 | 
616793 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151282566 | 
23661954 | 
0 | 
0 | 
| T1 | 
462587 | 
57719 | 
0 | 
0 | 
| T2 | 
793277 | 
149532 | 
0 | 
0 | 
| T3 | 
295682 | 
55598 | 
0 | 
0 | 
| T4 | 
322241 | 
67951 | 
0 | 
0 | 
| T5 | 
51809 | 
17817 | 
0 | 
0 | 
| T6 | 
445651 | 
59304 | 
0 | 
0 | 
| T7 | 
19178 | 
18706 | 
0 | 
0 | 
| T8 | 
20530 | 
20266 | 
0 | 
0 | 
| T9 | 
22107 | 
21827 | 
0 | 
0 | 
| T11 | 
654090 | 
148334 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 12 | 85.71 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 1 | 50.00 | 
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 120 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
0 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 133 | 
0 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
 | Total | Covered | Percent | 
| Conditions | 16 | 5 | 31.25 | 
| Logical | 16 | 5 | 31.25 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
5 | 
71.43  | 
| TERNARY | 
138 | 
2 | 
1 | 
50.00  | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
123 | 
2 | 
1 | 
50.00  | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Not Covered | 
 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	123	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Not Covered | 
 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151282566 | 
0 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151282566 | 
120061253 | 
0 | 
0 | 
| T1 | 
462587 | 
460760 | 
0 | 
0 | 
| T2 | 
793277 | 
790401 | 
0 | 
0 | 
| T3 | 
295682 | 
284209 | 
0 | 
0 | 
| T4 | 
322241 | 
319046 | 
0 | 
0 | 
| T5 | 
51809 | 
51809 | 
0 | 
0 | 
| T6 | 
445651 | 
417794 | 
0 | 
0 | 
| T7 | 
19178 | 
19010 | 
0 | 
0 | 
| T8 | 
20530 | 
20530 | 
0 | 
0 | 
| T9 | 
22107 | 
22107 | 
0 | 
0 | 
| T11 | 
654090 | 
616793 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151282566 | 
120061253 | 
0 | 
0 | 
| T1 | 
462587 | 
460760 | 
0 | 
0 | 
| T2 | 
793277 | 
790401 | 
0 | 
0 | 
| T3 | 
295682 | 
284209 | 
0 | 
0 | 
| T4 | 
322241 | 
319046 | 
0 | 
0 | 
| T5 | 
51809 | 
51809 | 
0 | 
0 | 
| T6 | 
445651 | 
417794 | 
0 | 
0 | 
| T7 | 
19178 | 
19010 | 
0 | 
0 | 
| T8 | 
20530 | 
20530 | 
0 | 
0 | 
| T9 | 
22107 | 
22107 | 
0 | 
0 | 
| T11 | 
654090 | 
616793 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151282566 | 
120061253 | 
0 | 
0 | 
| T1 | 
462587 | 
460760 | 
0 | 
0 | 
| T2 | 
793277 | 
790401 | 
0 | 
0 | 
| T3 | 
295682 | 
284209 | 
0 | 
0 | 
| T4 | 
322241 | 
319046 | 
0 | 
0 | 
| T5 | 
51809 | 
51809 | 
0 | 
0 | 
| T6 | 
445651 | 
417794 | 
0 | 
0 | 
| T7 | 
19178 | 
19010 | 
0 | 
0 | 
| T8 | 
20530 | 
20530 | 
0 | 
0 | 
| T9 | 
22107 | 
22107 | 
0 | 
0 | 
| T11 | 
654090 | 
616793 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151282566 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 130 | 
1 | 
1 | 
| 131 | 
1 | 
1 | 
| 140 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
 | Total | Covered | Percent | 
| Conditions | 22 | 17 | 77.27 | 
| Logical | 22 | 17 | 77.27 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T3,T6,T11 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T3,T6,T11 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T3,T6,T11 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T6,T11 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T3,T6,T11 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T3,T6,T11 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T3,T6,T11 | 
| 1 | 0 | 1 | Covered | T3,T6,T11 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T3,T6,T11 | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T3,T6,T11 | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T3,T6,T11 | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T3,T6,T11 | 
| 1 | 0 | Covered | T3,T6,T11 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
130 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T3,T6,T11 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T3,T6,T11 | 
| 0 | 
0 | 
Covered | 
T3,T6,T11 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T3,T6,T11 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151282566 | 
5823042 | 
0 | 
0 | 
| T3 | 
295682 | 
4139 | 
0 | 
0 | 
| T4 | 
322241 | 
0 | 
0 | 
0 | 
| T5 | 
51809 | 
0 | 
0 | 
0 | 
| T6 | 
445651 | 
7049 | 
0 | 
0 | 
| T7 | 
19178 | 
0 | 
0 | 
0 | 
| T8 | 
20530 | 
0 | 
0 | 
0 | 
| T9 | 
22107 | 
0 | 
0 | 
0 | 
| T11 | 
654090 | 
11051 | 
0 | 
0 | 
| T12 | 
96891 | 
0 | 
0 | 
0 | 
| T13 | 
0 | 
33759 | 
0 | 
0 | 
| T14 | 
0 | 
96134 | 
0 | 
0 | 
| T25 | 
0 | 
24206 | 
0 | 
0 | 
| T26 | 
0 | 
3834 | 
0 | 
0 | 
| T27 | 
0 | 
10906 | 
0 | 
0 | 
| T35 | 
182696 | 
0 | 
0 | 
0 | 
| T36 | 
0 | 
40110 | 
0 | 
0 | 
| T37 | 
0 | 
45005 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151282566 | 
29860352 | 
0 | 
0 | 
| T3 | 
295682 | 
10408 | 
0 | 
0 | 
| T4 | 
322241 | 
0 | 
0 | 
0 | 
| T5 | 
51809 | 
0 | 
0 | 
0 | 
| T6 | 
445651 | 
24872 | 
0 | 
0 | 
| T7 | 
19178 | 
0 | 
0 | 
0 | 
| T8 | 
20530 | 
0 | 
0 | 
0 | 
| T9 | 
22107 | 
0 | 
0 | 
0 | 
| T11 | 
654090 | 
33720 | 
0 | 
0 | 
| T12 | 
96891 | 
93120 | 
0 | 
0 | 
| T13 | 
0 | 
132936 | 
0 | 
0 | 
| T14 | 
0 | 
678168 | 
0 | 
0 | 
| T24 | 
0 | 
104136 | 
0 | 
0 | 
| T25 | 
0 | 
74464 | 
0 | 
0 | 
| T26 | 
0 | 
14096 | 
0 | 
0 | 
| T27 | 
0 | 
22040 | 
0 | 
0 | 
| T35 | 
182696 | 
0 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151282566 | 
29860352 | 
0 | 
0 | 
| T3 | 
295682 | 
10408 | 
0 | 
0 | 
| T4 | 
322241 | 
0 | 
0 | 
0 | 
| T5 | 
51809 | 
0 | 
0 | 
0 | 
| T6 | 
445651 | 
24872 | 
0 | 
0 | 
| T7 | 
19178 | 
0 | 
0 | 
0 | 
| T8 | 
20530 | 
0 | 
0 | 
0 | 
| T9 | 
22107 | 
0 | 
0 | 
0 | 
| T11 | 
654090 | 
33720 | 
0 | 
0 | 
| T12 | 
96891 | 
93120 | 
0 | 
0 | 
| T13 | 
0 | 
132936 | 
0 | 
0 | 
| T14 | 
0 | 
678168 | 
0 | 
0 | 
| T24 | 
0 | 
104136 | 
0 | 
0 | 
| T25 | 
0 | 
74464 | 
0 | 
0 | 
| T26 | 
0 | 
14096 | 
0 | 
0 | 
| T27 | 
0 | 
22040 | 
0 | 
0 | 
| T35 | 
182696 | 
0 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151282566 | 
29860352 | 
0 | 
0 | 
| T3 | 
295682 | 
10408 | 
0 | 
0 | 
| T4 | 
322241 | 
0 | 
0 | 
0 | 
| T5 | 
51809 | 
0 | 
0 | 
0 | 
| T6 | 
445651 | 
24872 | 
0 | 
0 | 
| T7 | 
19178 | 
0 | 
0 | 
0 | 
| T8 | 
20530 | 
0 | 
0 | 
0 | 
| T9 | 
22107 | 
0 | 
0 | 
0 | 
| T11 | 
654090 | 
33720 | 
0 | 
0 | 
| T12 | 
96891 | 
93120 | 
0 | 
0 | 
| T13 | 
0 | 
132936 | 
0 | 
0 | 
| T14 | 
0 | 
678168 | 
0 | 
0 | 
| T24 | 
0 | 
104136 | 
0 | 
0 | 
| T25 | 
0 | 
74464 | 
0 | 
0 | 
| T26 | 
0 | 
14096 | 
0 | 
0 | 
| T27 | 
0 | 
22040 | 
0 | 
0 | 
| T35 | 
182696 | 
0 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151282566 | 
5823042 | 
0 | 
0 | 
| T3 | 
295682 | 
4139 | 
0 | 
0 | 
| T4 | 
322241 | 
0 | 
0 | 
0 | 
| T5 | 
51809 | 
0 | 
0 | 
0 | 
| T6 | 
445651 | 
7049 | 
0 | 
0 | 
| T7 | 
19178 | 
0 | 
0 | 
0 | 
| T8 | 
20530 | 
0 | 
0 | 
0 | 
| T9 | 
22107 | 
0 | 
0 | 
0 | 
| T11 | 
654090 | 
11051 | 
0 | 
0 | 
| T12 | 
96891 | 
0 | 
0 | 
0 | 
| T13 | 
0 | 
33759 | 
0 | 
0 | 
| T14 | 
0 | 
96134 | 
0 | 
0 | 
| T25 | 
0 | 
24206 | 
0 | 
0 | 
| T26 | 
0 | 
3834 | 
0 | 
0 | 
| T27 | 
0 | 
10906 | 
0 | 
0 | 
| T35 | 
182696 | 
0 | 
0 | 
0 | 
| T36 | 
0 | 
40110 | 
0 | 
0 | 
| T37 | 
0 | 
45005 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 14 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 120 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
 | Total | Covered | Percent | 
| Conditions | 16 | 9 | 56.25 | 
| Logical | 16 | 9 | 56.25 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T3,T6,T11 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T3,T6,T11 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T6,T11 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T3,T6,T11 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T3,T6,T11 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T3,T6,T11 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T3,T6,T11 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
123 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T3,T6,T11 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T3,T6,T11 | 
| 0 | 
0 | 
Covered | 
T3,T6,T11 | 
	LineNo.	Expression
-1-:	123	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T3,T6,T11 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151282566 | 
187148 | 
0 | 
0 | 
| T3 | 
295682 | 
131 | 
0 | 
0 | 
| T4 | 
322241 | 
0 | 
0 | 
0 | 
| T5 | 
51809 | 
0 | 
0 | 
0 | 
| T6 | 
445651 | 
225 | 
0 | 
0 | 
| T7 | 
19178 | 
0 | 
0 | 
0 | 
| T8 | 
20530 | 
0 | 
0 | 
0 | 
| T9 | 
22107 | 
0 | 
0 | 
0 | 
| T11 | 
654090 | 
353 | 
0 | 
0 | 
| T12 | 
96891 | 
0 | 
0 | 
0 | 
| T13 | 
0 | 
1085 | 
0 | 
0 | 
| T14 | 
0 | 
3087 | 
0 | 
0 | 
| T25 | 
0 | 
781 | 
0 | 
0 | 
| T26 | 
0 | 
126 | 
0 | 
0 | 
| T27 | 
0 | 
351 | 
0 | 
0 | 
| T35 | 
182696 | 
0 | 
0 | 
0 | 
| T36 | 
0 | 
1291 | 
0 | 
0 | 
| T37 | 
0 | 
1445 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151282566 | 
29860352 | 
0 | 
0 | 
| T3 | 
295682 | 
10408 | 
0 | 
0 | 
| T4 | 
322241 | 
0 | 
0 | 
0 | 
| T5 | 
51809 | 
0 | 
0 | 
0 | 
| T6 | 
445651 | 
24872 | 
0 | 
0 | 
| T7 | 
19178 | 
0 | 
0 | 
0 | 
| T8 | 
20530 | 
0 | 
0 | 
0 | 
| T9 | 
22107 | 
0 | 
0 | 
0 | 
| T11 | 
654090 | 
33720 | 
0 | 
0 | 
| T12 | 
96891 | 
93120 | 
0 | 
0 | 
| T13 | 
0 | 
132936 | 
0 | 
0 | 
| T14 | 
0 | 
678168 | 
0 | 
0 | 
| T24 | 
0 | 
104136 | 
0 | 
0 | 
| T25 | 
0 | 
74464 | 
0 | 
0 | 
| T26 | 
0 | 
14096 | 
0 | 
0 | 
| T27 | 
0 | 
22040 | 
0 | 
0 | 
| T35 | 
182696 | 
0 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151282566 | 
29860352 | 
0 | 
0 | 
| T3 | 
295682 | 
10408 | 
0 | 
0 | 
| T4 | 
322241 | 
0 | 
0 | 
0 | 
| T5 | 
51809 | 
0 | 
0 | 
0 | 
| T6 | 
445651 | 
24872 | 
0 | 
0 | 
| T7 | 
19178 | 
0 | 
0 | 
0 | 
| T8 | 
20530 | 
0 | 
0 | 
0 | 
| T9 | 
22107 | 
0 | 
0 | 
0 | 
| T11 | 
654090 | 
33720 | 
0 | 
0 | 
| T12 | 
96891 | 
93120 | 
0 | 
0 | 
| T13 | 
0 | 
132936 | 
0 | 
0 | 
| T14 | 
0 | 
678168 | 
0 | 
0 | 
| T24 | 
0 | 
104136 | 
0 | 
0 | 
| T25 | 
0 | 
74464 | 
0 | 
0 | 
| T26 | 
0 | 
14096 | 
0 | 
0 | 
| T27 | 
0 | 
22040 | 
0 | 
0 | 
| T35 | 
182696 | 
0 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151282566 | 
29860352 | 
0 | 
0 | 
| T3 | 
295682 | 
10408 | 
0 | 
0 | 
| T4 | 
322241 | 
0 | 
0 | 
0 | 
| T5 | 
51809 | 
0 | 
0 | 
0 | 
| T6 | 
445651 | 
24872 | 
0 | 
0 | 
| T7 | 
19178 | 
0 | 
0 | 
0 | 
| T8 | 
20530 | 
0 | 
0 | 
0 | 
| T9 | 
22107 | 
0 | 
0 | 
0 | 
| T11 | 
654090 | 
33720 | 
0 | 
0 | 
| T12 | 
96891 | 
93120 | 
0 | 
0 | 
| T13 | 
0 | 
132936 | 
0 | 
0 | 
| T14 | 
0 | 
678168 | 
0 | 
0 | 
| T24 | 
0 | 
104136 | 
0 | 
0 | 
| T25 | 
0 | 
74464 | 
0 | 
0 | 
| T26 | 
0 | 
14096 | 
0 | 
0 | 
| T27 | 
0 | 
22040 | 
0 | 
0 | 
| T35 | 
182696 | 
0 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
151282566 | 
187148 | 
0 | 
0 | 
| T3 | 
295682 | 
131 | 
0 | 
0 | 
| T4 | 
322241 | 
0 | 
0 | 
0 | 
| T5 | 
51809 | 
0 | 
0 | 
0 | 
| T6 | 
445651 | 
225 | 
0 | 
0 | 
| T7 | 
19178 | 
0 | 
0 | 
0 | 
| T8 | 
20530 | 
0 | 
0 | 
0 | 
| T9 | 
22107 | 
0 | 
0 | 
0 | 
| T11 | 
654090 | 
353 | 
0 | 
0 | 
| T12 | 
96891 | 
0 | 
0 | 
0 | 
| T13 | 
0 | 
1085 | 
0 | 
0 | 
| T14 | 
0 | 
3087 | 
0 | 
0 | 
| T25 | 
0 | 
781 | 
0 | 
0 | 
| T26 | 
0 | 
126 | 
0 | 
0 | 
| T27 | 
0 | 
351 | 
0 | 
0 | 
| T35 | 
182696 | 
0 | 
0 | 
0 | 
| T36 | 
0 | 
1291 | 
0 | 
0 | 
| T37 | 
0 | 
1445 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
 | Total | Covered | Percent | 
| Conditions | 16 | 11 | 68.75 | 
| Logical | 16 | 11 | 68.75 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
123 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	123	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
467214386 | 
3191802 | 
0 | 
0 | 
| T1 | 
236856 | 
8320 | 
0 | 
0 | 
| T2 | 
855680 | 
14542 | 
0 | 
0 | 
| T3 | 
911280 | 
2496 | 
0 | 
0 | 
| T4 | 
105785 | 
25867 | 
0 | 
0 | 
| T5 | 
16321 | 
1355 | 
0 | 
0 | 
| T6 | 
179455 | 
5824 | 
0 | 
0 | 
| T7 | 
62007 | 
832 | 
0 | 
0 | 
| T8 | 
8415 | 
2119 | 
0 | 
0 | 
| T9 | 
180282 | 
832 | 
0 | 
0 | 
| T10 | 
2695 | 
100 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
467214386 | 
467126448 | 
0 | 
0 | 
| T1 | 
236856 | 
236851 | 
0 | 
0 | 
| T2 | 
855680 | 
855614 | 
0 | 
0 | 
| T3 | 
911280 | 
911064 | 
0 | 
0 | 
| T4 | 
105785 | 
105775 | 
0 | 
0 | 
| T5 | 
16321 | 
16257 | 
0 | 
0 | 
| T6 | 
179455 | 
179446 | 
0 | 
0 | 
| T7 | 
62007 | 
61948 | 
0 | 
0 | 
| T8 | 
8415 | 
8357 | 
0 | 
0 | 
| T9 | 
180282 | 
180226 | 
0 | 
0 | 
| T10 | 
2695 | 
2598 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
467214386 | 
467126448 | 
0 | 
0 | 
| T1 | 
236856 | 
236851 | 
0 | 
0 | 
| T2 | 
855680 | 
855614 | 
0 | 
0 | 
| T3 | 
911280 | 
911064 | 
0 | 
0 | 
| T4 | 
105785 | 
105775 | 
0 | 
0 | 
| T5 | 
16321 | 
16257 | 
0 | 
0 | 
| T6 | 
179455 | 
179446 | 
0 | 
0 | 
| T7 | 
62007 | 
61948 | 
0 | 
0 | 
| T8 | 
8415 | 
8357 | 
0 | 
0 | 
| T9 | 
180282 | 
180226 | 
0 | 
0 | 
| T10 | 
2695 | 
2598 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
467214386 | 
467126448 | 
0 | 
0 | 
| T1 | 
236856 | 
236851 | 
0 | 
0 | 
| T2 | 
855680 | 
855614 | 
0 | 
0 | 
| T3 | 
911280 | 
911064 | 
0 | 
0 | 
| T4 | 
105785 | 
105775 | 
0 | 
0 | 
| T5 | 
16321 | 
16257 | 
0 | 
0 | 
| T6 | 
179455 | 
179446 | 
0 | 
0 | 
| T7 | 
62007 | 
61948 | 
0 | 
0 | 
| T8 | 
8415 | 
8357 | 
0 | 
0 | 
| T9 | 
180282 | 
180226 | 
0 | 
0 | 
| T10 | 
2695 | 
2598 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
467214386 | 
3191802 | 
0 | 
0 | 
| T1 | 
236856 | 
8320 | 
0 | 
0 | 
| T2 | 
855680 | 
14542 | 
0 | 
0 | 
| T3 | 
911280 | 
2496 | 
0 | 
0 | 
| T4 | 
105785 | 
25867 | 
0 | 
0 | 
| T5 | 
16321 | 
1355 | 
0 | 
0 | 
| T6 | 
179455 | 
5824 | 
0 | 
0 | 
| T7 | 
62007 | 
832 | 
0 | 
0 | 
| T8 | 
8415 | 
2119 | 
0 | 
0 | 
| T9 | 
180282 | 
832 | 
0 | 
0 | 
| T10 | 
2695 | 
100 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 12 | 80.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 | 
| ALWAYS | 111 | 2 | 1 | 50.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
0 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
0 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 133 | 
0 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
 | Total | Covered | Percent | 
| Conditions | 16 | 5 | 31.25 | 
| Logical | 16 | 5 | 31.25 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
5 | 
71.43  | 
| TERNARY | 
138 | 
2 | 
1 | 
50.00  | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
123 | 
2 | 
1 | 
50.00  | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Not Covered | 
 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	123	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Not Covered | 
 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
467214386 | 
0 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
467214386 | 
467126448 | 
0 | 
0 | 
| T1 | 
236856 | 
236851 | 
0 | 
0 | 
| T2 | 
855680 | 
855614 | 
0 | 
0 | 
| T3 | 
911280 | 
911064 | 
0 | 
0 | 
| T4 | 
105785 | 
105775 | 
0 | 
0 | 
| T5 | 
16321 | 
16257 | 
0 | 
0 | 
| T6 | 
179455 | 
179446 | 
0 | 
0 | 
| T7 | 
62007 | 
61948 | 
0 | 
0 | 
| T8 | 
8415 | 
8357 | 
0 | 
0 | 
| T9 | 
180282 | 
180226 | 
0 | 
0 | 
| T10 | 
2695 | 
2598 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
467214386 | 
467126448 | 
0 | 
0 | 
| T1 | 
236856 | 
236851 | 
0 | 
0 | 
| T2 | 
855680 | 
855614 | 
0 | 
0 | 
| T3 | 
911280 | 
911064 | 
0 | 
0 | 
| T4 | 
105785 | 
105775 | 
0 | 
0 | 
| T5 | 
16321 | 
16257 | 
0 | 
0 | 
| T6 | 
179455 | 
179446 | 
0 | 
0 | 
| T7 | 
62007 | 
61948 | 
0 | 
0 | 
| T8 | 
8415 | 
8357 | 
0 | 
0 | 
| T9 | 
180282 | 
180226 | 
0 | 
0 | 
| T10 | 
2695 | 
2598 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
467214386 | 
467126448 | 
0 | 
0 | 
| T1 | 
236856 | 
236851 | 
0 | 
0 | 
| T2 | 
855680 | 
855614 | 
0 | 
0 | 
| T3 | 
911280 | 
911064 | 
0 | 
0 | 
| T4 | 
105785 | 
105775 | 
0 | 
0 | 
| T5 | 
16321 | 
16257 | 
0 | 
0 | 
| T6 | 
179455 | 
179446 | 
0 | 
0 | 
| T7 | 
62007 | 
61948 | 
0 | 
0 | 
| T8 | 
8415 | 
8357 | 
0 | 
0 | 
| T9 | 
180282 | 
180226 | 
0 | 
0 | 
| T10 | 
2695 | 
2598 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
467214386 | 
0 | 
0 | 
0 |