Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
Covered |
T2,T3,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T5 |
0 |
Covered |
T2,T3,T5 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143408095 |
20805224 |
0 |
0 |
T2 |
55160 |
1638 |
0 |
0 |
T3 |
32149 |
4090 |
0 |
0 |
T5 |
112799 |
16892 |
0 |
0 |
T6 |
92160 |
9927 |
0 |
0 |
T7 |
946944 |
179422 |
0 |
0 |
T8 |
52112 |
5670 |
0 |
0 |
T10 |
25455 |
0 |
0 |
0 |
T11 |
2325 |
0 |
0 |
0 |
T12 |
714554 |
178405 |
0 |
0 |
T13 |
17176 |
15809 |
0 |
0 |
T15 |
0 |
453 |
0 |
0 |
T39 |
0 |
30364 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143408095 |
116019277 |
0 |
0 |
T2 |
55160 |
55160 |
0 |
0 |
T3 |
32149 |
31816 |
0 |
0 |
T5 |
112799 |
37579 |
0 |
0 |
T6 |
92160 |
92160 |
0 |
0 |
T7 |
946944 |
927633 |
0 |
0 |
T8 |
52112 |
52112 |
0 |
0 |
T10 |
25455 |
0 |
0 |
0 |
T11 |
2325 |
0 |
0 |
0 |
T12 |
714554 |
711787 |
0 |
0 |
T13 |
17176 |
16966 |
0 |
0 |
T14 |
0 |
4112 |
0 |
0 |
T15 |
0 |
1843 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143408095 |
116019277 |
0 |
0 |
T2 |
55160 |
55160 |
0 |
0 |
T3 |
32149 |
31816 |
0 |
0 |
T5 |
112799 |
37579 |
0 |
0 |
T6 |
92160 |
92160 |
0 |
0 |
T7 |
946944 |
927633 |
0 |
0 |
T8 |
52112 |
52112 |
0 |
0 |
T10 |
25455 |
0 |
0 |
0 |
T11 |
2325 |
0 |
0 |
0 |
T12 |
714554 |
711787 |
0 |
0 |
T13 |
17176 |
16966 |
0 |
0 |
T14 |
0 |
4112 |
0 |
0 |
T15 |
0 |
1843 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143408095 |
116019277 |
0 |
0 |
T2 |
55160 |
55160 |
0 |
0 |
T3 |
32149 |
31816 |
0 |
0 |
T5 |
112799 |
37579 |
0 |
0 |
T6 |
92160 |
92160 |
0 |
0 |
T7 |
946944 |
927633 |
0 |
0 |
T8 |
52112 |
52112 |
0 |
0 |
T10 |
25455 |
0 |
0 |
0 |
T11 |
2325 |
0 |
0 |
0 |
T12 |
714554 |
711787 |
0 |
0 |
T13 |
17176 |
16966 |
0 |
0 |
T14 |
0 |
4112 |
0 |
0 |
T15 |
0 |
1843 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143408095 |
20805224 |
0 |
0 |
T2 |
55160 |
1638 |
0 |
0 |
T3 |
32149 |
4090 |
0 |
0 |
T5 |
112799 |
16892 |
0 |
0 |
T6 |
92160 |
9927 |
0 |
0 |
T7 |
946944 |
179422 |
0 |
0 |
T8 |
52112 |
5670 |
0 |
0 |
T10 |
25455 |
0 |
0 |
0 |
T11 |
2325 |
0 |
0 |
0 |
T12 |
714554 |
178405 |
0 |
0 |
T13 |
17176 |
15809 |
0 |
0 |
T15 |
0 |
453 |
0 |
0 |
T39 |
0 |
30364 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T5 |
1 | 0 | 1 | Covered | T2,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
Covered |
T2,T3,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T5 |
0 |
Covered |
T2,T3,T5 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143408095 |
21867793 |
0 |
0 |
T2 |
55160 |
1864 |
0 |
0 |
T3 |
32149 |
4662 |
0 |
0 |
T5 |
112799 |
17437 |
0 |
0 |
T6 |
92160 |
10240 |
0 |
0 |
T7 |
946944 |
189297 |
0 |
0 |
T8 |
52112 |
6176 |
0 |
0 |
T10 |
25455 |
0 |
0 |
0 |
T11 |
2325 |
0 |
0 |
0 |
T12 |
714554 |
188832 |
0 |
0 |
T13 |
17176 |
16702 |
0 |
0 |
T15 |
0 |
515 |
0 |
0 |
T39 |
0 |
31439 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143408095 |
116019277 |
0 |
0 |
T2 |
55160 |
55160 |
0 |
0 |
T3 |
32149 |
31816 |
0 |
0 |
T5 |
112799 |
37579 |
0 |
0 |
T6 |
92160 |
92160 |
0 |
0 |
T7 |
946944 |
927633 |
0 |
0 |
T8 |
52112 |
52112 |
0 |
0 |
T10 |
25455 |
0 |
0 |
0 |
T11 |
2325 |
0 |
0 |
0 |
T12 |
714554 |
711787 |
0 |
0 |
T13 |
17176 |
16966 |
0 |
0 |
T14 |
0 |
4112 |
0 |
0 |
T15 |
0 |
1843 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143408095 |
116019277 |
0 |
0 |
T2 |
55160 |
55160 |
0 |
0 |
T3 |
32149 |
31816 |
0 |
0 |
T5 |
112799 |
37579 |
0 |
0 |
T6 |
92160 |
92160 |
0 |
0 |
T7 |
946944 |
927633 |
0 |
0 |
T8 |
52112 |
52112 |
0 |
0 |
T10 |
25455 |
0 |
0 |
0 |
T11 |
2325 |
0 |
0 |
0 |
T12 |
714554 |
711787 |
0 |
0 |
T13 |
17176 |
16966 |
0 |
0 |
T14 |
0 |
4112 |
0 |
0 |
T15 |
0 |
1843 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143408095 |
116019277 |
0 |
0 |
T2 |
55160 |
55160 |
0 |
0 |
T3 |
32149 |
31816 |
0 |
0 |
T5 |
112799 |
37579 |
0 |
0 |
T6 |
92160 |
92160 |
0 |
0 |
T7 |
946944 |
927633 |
0 |
0 |
T8 |
52112 |
52112 |
0 |
0 |
T10 |
25455 |
0 |
0 |
0 |
T11 |
2325 |
0 |
0 |
0 |
T12 |
714554 |
711787 |
0 |
0 |
T13 |
17176 |
16966 |
0 |
0 |
T14 |
0 |
4112 |
0 |
0 |
T15 |
0 |
1843 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143408095 |
21867793 |
0 |
0 |
T2 |
55160 |
1864 |
0 |
0 |
T3 |
32149 |
4662 |
0 |
0 |
T5 |
112799 |
17437 |
0 |
0 |
T6 |
92160 |
10240 |
0 |
0 |
T7 |
946944 |
189297 |
0 |
0 |
T8 |
52112 |
6176 |
0 |
0 |
T10 |
25455 |
0 |
0 |
0 |
T11 |
2325 |
0 |
0 |
0 |
T12 |
714554 |
188832 |
0 |
0 |
T13 |
17176 |
16702 |
0 |
0 |
T15 |
0 |
515 |
0 |
0 |
T39 |
0 |
31439 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
Covered |
T2,T3,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T2,T3,T5 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143408095 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143408095 |
116019277 |
0 |
0 |
T2 |
55160 |
55160 |
0 |
0 |
T3 |
32149 |
31816 |
0 |
0 |
T5 |
112799 |
37579 |
0 |
0 |
T6 |
92160 |
92160 |
0 |
0 |
T7 |
946944 |
927633 |
0 |
0 |
T8 |
52112 |
52112 |
0 |
0 |
T10 |
25455 |
0 |
0 |
0 |
T11 |
2325 |
0 |
0 |
0 |
T12 |
714554 |
711787 |
0 |
0 |
T13 |
17176 |
16966 |
0 |
0 |
T14 |
0 |
4112 |
0 |
0 |
T15 |
0 |
1843 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143408095 |
116019277 |
0 |
0 |
T2 |
55160 |
55160 |
0 |
0 |
T3 |
32149 |
31816 |
0 |
0 |
T5 |
112799 |
37579 |
0 |
0 |
T6 |
92160 |
92160 |
0 |
0 |
T7 |
946944 |
927633 |
0 |
0 |
T8 |
52112 |
52112 |
0 |
0 |
T10 |
25455 |
0 |
0 |
0 |
T11 |
2325 |
0 |
0 |
0 |
T12 |
714554 |
711787 |
0 |
0 |
T13 |
17176 |
16966 |
0 |
0 |
T14 |
0 |
4112 |
0 |
0 |
T15 |
0 |
1843 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143408095 |
116019277 |
0 |
0 |
T2 |
55160 |
55160 |
0 |
0 |
T3 |
32149 |
31816 |
0 |
0 |
T5 |
112799 |
37579 |
0 |
0 |
T6 |
92160 |
92160 |
0 |
0 |
T7 |
946944 |
927633 |
0 |
0 |
T8 |
52112 |
52112 |
0 |
0 |
T10 |
25455 |
0 |
0 |
0 |
T11 |
2325 |
0 |
0 |
0 |
T12 |
714554 |
711787 |
0 |
0 |
T13 |
17176 |
16966 |
0 |
0 |
T14 |
0 |
4112 |
0 |
0 |
T15 |
0 |
1843 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143408095 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T11 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T7,T10 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T10 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T7,T11 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T5,T7,T10 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T7,T11 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T5,T7,T11 |
1 | 0 | 1 | Covered | T5,T7,T11 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T7,T11 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T5,T7,T11 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T7,T11 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T11 |
1 | 0 | Covered | T5,T7,T11 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T11 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T5,T7,T10 |
0 |
0 |
Covered |
T5,T7,T10 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T11 |
0 |
Covered |
T2,T3,T5 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143408095 |
5497258 |
0 |
0 |
T5 |
112799 |
28634 |
0 |
0 |
T6 |
92160 |
0 |
0 |
0 |
T7 |
946944 |
9311 |
0 |
0 |
T8 |
52112 |
0 |
0 |
0 |
T10 |
25455 |
0 |
0 |
0 |
T11 |
2325 |
503 |
0 |
0 |
T12 |
714554 |
0 |
0 |
0 |
T13 |
17176 |
0 |
0 |
0 |
T14 |
4112 |
0 |
0 |
0 |
T15 |
1843 |
0 |
0 |
0 |
T19 |
0 |
32661 |
0 |
0 |
T26 |
0 |
37038 |
0 |
0 |
T28 |
0 |
1577 |
0 |
0 |
T29 |
0 |
68206 |
0 |
0 |
T30 |
0 |
16154 |
0 |
0 |
T41 |
0 |
10794 |
0 |
0 |
T45 |
0 |
1006 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143408095 |
26058069 |
0 |
0 |
T5 |
112799 |
71992 |
0 |
0 |
T6 |
92160 |
0 |
0 |
0 |
T7 |
946944 |
17760 |
0 |
0 |
T8 |
52112 |
0 |
0 |
0 |
T10 |
25455 |
23576 |
0 |
0 |
T11 |
2325 |
2136 |
0 |
0 |
T12 |
714554 |
0 |
0 |
0 |
T13 |
17176 |
0 |
0 |
0 |
T14 |
4112 |
0 |
0 |
0 |
T15 |
1843 |
0 |
0 |
0 |
T25 |
0 |
93040 |
0 |
0 |
T26 |
0 |
117160 |
0 |
0 |
T27 |
0 |
864 |
0 |
0 |
T28 |
0 |
3408 |
0 |
0 |
T29 |
0 |
326912 |
0 |
0 |
T30 |
0 |
42664 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143408095 |
26058069 |
0 |
0 |
T5 |
112799 |
71992 |
0 |
0 |
T6 |
92160 |
0 |
0 |
0 |
T7 |
946944 |
17760 |
0 |
0 |
T8 |
52112 |
0 |
0 |
0 |
T10 |
25455 |
23576 |
0 |
0 |
T11 |
2325 |
2136 |
0 |
0 |
T12 |
714554 |
0 |
0 |
0 |
T13 |
17176 |
0 |
0 |
0 |
T14 |
4112 |
0 |
0 |
0 |
T15 |
1843 |
0 |
0 |
0 |
T25 |
0 |
93040 |
0 |
0 |
T26 |
0 |
117160 |
0 |
0 |
T27 |
0 |
864 |
0 |
0 |
T28 |
0 |
3408 |
0 |
0 |
T29 |
0 |
326912 |
0 |
0 |
T30 |
0 |
42664 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143408095 |
26058069 |
0 |
0 |
T5 |
112799 |
71992 |
0 |
0 |
T6 |
92160 |
0 |
0 |
0 |
T7 |
946944 |
17760 |
0 |
0 |
T8 |
52112 |
0 |
0 |
0 |
T10 |
25455 |
23576 |
0 |
0 |
T11 |
2325 |
2136 |
0 |
0 |
T12 |
714554 |
0 |
0 |
0 |
T13 |
17176 |
0 |
0 |
0 |
T14 |
4112 |
0 |
0 |
0 |
T15 |
1843 |
0 |
0 |
0 |
T25 |
0 |
93040 |
0 |
0 |
T26 |
0 |
117160 |
0 |
0 |
T27 |
0 |
864 |
0 |
0 |
T28 |
0 |
3408 |
0 |
0 |
T29 |
0 |
326912 |
0 |
0 |
T30 |
0 |
42664 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143408095 |
5497258 |
0 |
0 |
T5 |
112799 |
28634 |
0 |
0 |
T6 |
92160 |
0 |
0 |
0 |
T7 |
946944 |
9311 |
0 |
0 |
T8 |
52112 |
0 |
0 |
0 |
T10 |
25455 |
0 |
0 |
0 |
T11 |
2325 |
503 |
0 |
0 |
T12 |
714554 |
0 |
0 |
0 |
T13 |
17176 |
0 |
0 |
0 |
T14 |
4112 |
0 |
0 |
0 |
T15 |
1843 |
0 |
0 |
0 |
T19 |
0 |
32661 |
0 |
0 |
T26 |
0 |
37038 |
0 |
0 |
T28 |
0 |
1577 |
0 |
0 |
T29 |
0 |
68206 |
0 |
0 |
T30 |
0 |
16154 |
0 |
0 |
T41 |
0 |
10794 |
0 |
0 |
T45 |
0 |
1006 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T7,T10 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T10 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T7,T11 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T5,T7,T10 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T7,T11 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T7,T11 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T5,T7,T11 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T5,T7,T11 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T5,T7,T10 |
0 |
0 |
Covered |
T5,T7,T10 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T11 |
0 |
Covered |
T2,T3,T5 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143408095 |
176671 |
0 |
0 |
T5 |
112799 |
923 |
0 |
0 |
T6 |
92160 |
0 |
0 |
0 |
T7 |
946944 |
300 |
0 |
0 |
T8 |
52112 |
0 |
0 |
0 |
T10 |
25455 |
0 |
0 |
0 |
T11 |
2325 |
16 |
0 |
0 |
T12 |
714554 |
0 |
0 |
0 |
T13 |
17176 |
0 |
0 |
0 |
T14 |
4112 |
0 |
0 |
0 |
T15 |
1843 |
0 |
0 |
0 |
T19 |
0 |
1051 |
0 |
0 |
T26 |
0 |
1194 |
0 |
0 |
T28 |
0 |
50 |
0 |
0 |
T29 |
0 |
2187 |
0 |
0 |
T30 |
0 |
516 |
0 |
0 |
T41 |
0 |
349 |
0 |
0 |
T45 |
0 |
34 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143408095 |
26058069 |
0 |
0 |
T5 |
112799 |
71992 |
0 |
0 |
T6 |
92160 |
0 |
0 |
0 |
T7 |
946944 |
17760 |
0 |
0 |
T8 |
52112 |
0 |
0 |
0 |
T10 |
25455 |
23576 |
0 |
0 |
T11 |
2325 |
2136 |
0 |
0 |
T12 |
714554 |
0 |
0 |
0 |
T13 |
17176 |
0 |
0 |
0 |
T14 |
4112 |
0 |
0 |
0 |
T15 |
1843 |
0 |
0 |
0 |
T25 |
0 |
93040 |
0 |
0 |
T26 |
0 |
117160 |
0 |
0 |
T27 |
0 |
864 |
0 |
0 |
T28 |
0 |
3408 |
0 |
0 |
T29 |
0 |
326912 |
0 |
0 |
T30 |
0 |
42664 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143408095 |
26058069 |
0 |
0 |
T5 |
112799 |
71992 |
0 |
0 |
T6 |
92160 |
0 |
0 |
0 |
T7 |
946944 |
17760 |
0 |
0 |
T8 |
52112 |
0 |
0 |
0 |
T10 |
25455 |
23576 |
0 |
0 |
T11 |
2325 |
2136 |
0 |
0 |
T12 |
714554 |
0 |
0 |
0 |
T13 |
17176 |
0 |
0 |
0 |
T14 |
4112 |
0 |
0 |
0 |
T15 |
1843 |
0 |
0 |
0 |
T25 |
0 |
93040 |
0 |
0 |
T26 |
0 |
117160 |
0 |
0 |
T27 |
0 |
864 |
0 |
0 |
T28 |
0 |
3408 |
0 |
0 |
T29 |
0 |
326912 |
0 |
0 |
T30 |
0 |
42664 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143408095 |
26058069 |
0 |
0 |
T5 |
112799 |
71992 |
0 |
0 |
T6 |
92160 |
0 |
0 |
0 |
T7 |
946944 |
17760 |
0 |
0 |
T8 |
52112 |
0 |
0 |
0 |
T10 |
25455 |
23576 |
0 |
0 |
T11 |
2325 |
2136 |
0 |
0 |
T12 |
714554 |
0 |
0 |
0 |
T13 |
17176 |
0 |
0 |
0 |
T14 |
4112 |
0 |
0 |
0 |
T15 |
1843 |
0 |
0 |
0 |
T25 |
0 |
93040 |
0 |
0 |
T26 |
0 |
117160 |
0 |
0 |
T27 |
0 |
864 |
0 |
0 |
T28 |
0 |
3408 |
0 |
0 |
T29 |
0 |
326912 |
0 |
0 |
T30 |
0 |
42664 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143408095 |
176671 |
0 |
0 |
T5 |
112799 |
923 |
0 |
0 |
T6 |
92160 |
0 |
0 |
0 |
T7 |
946944 |
300 |
0 |
0 |
T8 |
52112 |
0 |
0 |
0 |
T10 |
25455 |
0 |
0 |
0 |
T11 |
2325 |
16 |
0 |
0 |
T12 |
714554 |
0 |
0 |
0 |
T13 |
17176 |
0 |
0 |
0 |
T14 |
4112 |
0 |
0 |
0 |
T15 |
1843 |
0 |
0 |
0 |
T19 |
0 |
1051 |
0 |
0 |
T26 |
0 |
1194 |
0 |
0 |
T28 |
0 |
50 |
0 |
0 |
T29 |
0 |
2187 |
0 |
0 |
T30 |
0 |
516 |
0 |
0 |
T41 |
0 |
349 |
0 |
0 |
T45 |
0 |
34 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T5,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
459245691 |
2961834 |
0 |
0 |
T2 |
21559 |
832 |
0 |
0 |
T3 |
39416 |
832 |
0 |
0 |
T4 |
4093 |
0 |
0 |
0 |
T5 |
916060 |
832 |
0 |
0 |
T6 |
648946 |
832 |
0 |
0 |
T7 |
481287 |
34359 |
0 |
0 |
T8 |
419502 |
832 |
0 |
0 |
T9 |
809 |
0 |
0 |
0 |
T10 |
195664 |
0 |
0 |
0 |
T11 |
4795 |
0 |
0 |
0 |
T12 |
0 |
9984 |
0 |
0 |
T13 |
0 |
3694 |
0 |
0 |
T14 |
0 |
3724 |
0 |
0 |
T34 |
0 |
100 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
459245691 |
459156699 |
0 |
0 |
T1 |
844 |
746 |
0 |
0 |
T2 |
21559 |
21499 |
0 |
0 |
T3 |
39416 |
39366 |
0 |
0 |
T4 |
4093 |
3833 |
0 |
0 |
T5 |
916060 |
916009 |
0 |
0 |
T6 |
648946 |
648884 |
0 |
0 |
T7 |
481287 |
481280 |
0 |
0 |
T8 |
419502 |
419433 |
0 |
0 |
T9 |
809 |
738 |
0 |
0 |
T10 |
195664 |
195591 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
459245691 |
459156699 |
0 |
0 |
T1 |
844 |
746 |
0 |
0 |
T2 |
21559 |
21499 |
0 |
0 |
T3 |
39416 |
39366 |
0 |
0 |
T4 |
4093 |
3833 |
0 |
0 |
T5 |
916060 |
916009 |
0 |
0 |
T6 |
648946 |
648884 |
0 |
0 |
T7 |
481287 |
481280 |
0 |
0 |
T8 |
419502 |
419433 |
0 |
0 |
T9 |
809 |
738 |
0 |
0 |
T10 |
195664 |
195591 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
459245691 |
459156699 |
0 |
0 |
T1 |
844 |
746 |
0 |
0 |
T2 |
21559 |
21499 |
0 |
0 |
T3 |
39416 |
39366 |
0 |
0 |
T4 |
4093 |
3833 |
0 |
0 |
T5 |
916060 |
916009 |
0 |
0 |
T6 |
648946 |
648884 |
0 |
0 |
T7 |
481287 |
481280 |
0 |
0 |
T8 |
419502 |
419433 |
0 |
0 |
T9 |
809 |
738 |
0 |
0 |
T10 |
195664 |
195591 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
459245691 |
2961834 |
0 |
0 |
T2 |
21559 |
832 |
0 |
0 |
T3 |
39416 |
832 |
0 |
0 |
T4 |
4093 |
0 |
0 |
0 |
T5 |
916060 |
832 |
0 |
0 |
T6 |
648946 |
832 |
0 |
0 |
T7 |
481287 |
34359 |
0 |
0 |
T8 |
419502 |
832 |
0 |
0 |
T9 |
809 |
0 |
0 |
0 |
T10 |
195664 |
0 |
0 |
0 |
T11 |
4795 |
0 |
0 |
0 |
T12 |
0 |
9984 |
0 |
0 |
T13 |
0 |
3694 |
0 |
0 |
T14 |
0 |
3724 |
0 |
0 |
T34 |
0 |
100 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
459245691 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
459245691 |
459156699 |
0 |
0 |
T1 |
844 |
746 |
0 |
0 |
T2 |
21559 |
21499 |
0 |
0 |
T3 |
39416 |
39366 |
0 |
0 |
T4 |
4093 |
3833 |
0 |
0 |
T5 |
916060 |
916009 |
0 |
0 |
T6 |
648946 |
648884 |
0 |
0 |
T7 |
481287 |
481280 |
0 |
0 |
T8 |
419502 |
419433 |
0 |
0 |
T9 |
809 |
738 |
0 |
0 |
T10 |
195664 |
195591 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
459245691 |
459156699 |
0 |
0 |
T1 |
844 |
746 |
0 |
0 |
T2 |
21559 |
21499 |
0 |
0 |
T3 |
39416 |
39366 |
0 |
0 |
T4 |
4093 |
3833 |
0 |
0 |
T5 |
916060 |
916009 |
0 |
0 |
T6 |
648946 |
648884 |
0 |
0 |
T7 |
481287 |
481280 |
0 |
0 |
T8 |
419502 |
419433 |
0 |
0 |
T9 |
809 |
738 |
0 |
0 |
T10 |
195664 |
195591 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
459245691 |
459156699 |
0 |
0 |
T1 |
844 |
746 |
0 |
0 |
T2 |
21559 |
21499 |
0 |
0 |
T3 |
39416 |
39366 |
0 |
0 |
T4 |
4093 |
3833 |
0 |
0 |
T5 |
916060 |
916009 |
0 |
0 |
T6 |
648946 |
648884 |
0 |
0 |
T7 |
481287 |
481280 |
0 |
0 |
T8 |
419502 |
419433 |
0 |
0 |
T9 |
809 |
738 |
0 |
0 |
T10 |
195664 |
195591 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
459245691 |
0 |
0 |
0 |