Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 13 | 86.67 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 | 
| ALWAYS | 111 | 2 | 1 | 50.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
0 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
0 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 130 | 
1 | 
1 | 
| 131 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
 | Total | Covered | Percent | 
| Conditions | 24 | 8 | 33.33 | 
| Logical | 24 | 8 | 33.33 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Not Covered |  | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Not Covered |  | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
9 | 
6 | 
66.67  | 
| TERNARY | 
130 | 
2 | 
1 | 
50.00  | 
| TERNARY | 
138 | 
2 | 
1 | 
50.00  | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
1 | 
50.00  | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Not Covered | 
 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Not Covered | 
 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Not Covered | 
 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
459245691 | 
0 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
459245691 | 
459156699 | 
0 | 
0 | 
| T1 | 
844 | 
746 | 
0 | 
0 | 
| T2 | 
21559 | 
21499 | 
0 | 
0 | 
| T3 | 
39416 | 
39366 | 
0 | 
0 | 
| T4 | 
4093 | 
3833 | 
0 | 
0 | 
| T5 | 
916060 | 
916009 | 
0 | 
0 | 
| T6 | 
648946 | 
648884 | 
0 | 
0 | 
| T7 | 
481287 | 
481280 | 
0 | 
0 | 
| T8 | 
419502 | 
419433 | 
0 | 
0 | 
| T9 | 
809 | 
738 | 
0 | 
0 | 
| T10 | 
195664 | 
195591 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
459245691 | 
459156699 | 
0 | 
0 | 
| T1 | 
844 | 
746 | 
0 | 
0 | 
| T2 | 
21559 | 
21499 | 
0 | 
0 | 
| T3 | 
39416 | 
39366 | 
0 | 
0 | 
| T4 | 
4093 | 
3833 | 
0 | 
0 | 
| T5 | 
916060 | 
916009 | 
0 | 
0 | 
| T6 | 
648946 | 
648884 | 
0 | 
0 | 
| T7 | 
481287 | 
481280 | 
0 | 
0 | 
| T8 | 
419502 | 
419433 | 
0 | 
0 | 
| T9 | 
809 | 
738 | 
0 | 
0 | 
| T10 | 
195664 | 
195591 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
459245691 | 
459156699 | 
0 | 
0 | 
| T1 | 
844 | 
746 | 
0 | 
0 | 
| T2 | 
21559 | 
21499 | 
0 | 
0 | 
| T3 | 
39416 | 
39366 | 
0 | 
0 | 
| T4 | 
4093 | 
3833 | 
0 | 
0 | 
| T5 | 
916060 | 
916009 | 
0 | 
0 | 
| T6 | 
648946 | 
648884 | 
0 | 
0 | 
| T7 | 
481287 | 
481280 | 
0 | 
0 | 
| T8 | 
419502 | 
419433 | 
0 | 
0 | 
| T9 | 
809 | 
738 | 
0 | 
0 | 
| T10 | 
195664 | 
195591 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
459245691 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
 | Total | Covered | Percent | 
| Conditions | 16 | 11 | 68.75 | 
| Logical | 16 | 11 | 68.75 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T5,T7,T11 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T5,T7,T11 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T5,T7,T11 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T5,T7,T11 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T5,T7,T11 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T5,T7,T11 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
123 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T5,T7,T11 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	123	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T7,T11 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
459245691 | 
389611 | 
0 | 
0 | 
| T5 | 
916060 | 
632 | 
0 | 
0 | 
| T6 | 
648946 | 
0 | 
0 | 
0 | 
| T7 | 
481287 | 
1344 | 
0 | 
0 | 
| T8 | 
419502 | 
0 | 
0 | 
0 | 
| T9 | 
809 | 
0 | 
0 | 
0 | 
| T10 | 
195664 | 
0 | 
0 | 
0 | 
| T11 | 
4795 | 
101 | 
0 | 
0 | 
| T12 | 
464988 | 
290 | 
0 | 
0 | 
| T13 | 
114956 | 
0 | 
0 | 
0 | 
| T14 | 
43352 | 
0 | 
0 | 
0 | 
| T26 | 
0 | 
3866 | 
0 | 
0 | 
| T28 | 
0 | 
41 | 
0 | 
0 | 
| T29 | 
0 | 
6930 | 
0 | 
0 | 
| T34 | 
0 | 
100 | 
0 | 
0 | 
| T37 | 
0 | 
1891 | 
0 | 
0 | 
| T38 | 
0 | 
552 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
459245691 | 
459156699 | 
0 | 
0 | 
| T1 | 
844 | 
746 | 
0 | 
0 | 
| T2 | 
21559 | 
21499 | 
0 | 
0 | 
| T3 | 
39416 | 
39366 | 
0 | 
0 | 
| T4 | 
4093 | 
3833 | 
0 | 
0 | 
| T5 | 
916060 | 
916009 | 
0 | 
0 | 
| T6 | 
648946 | 
648884 | 
0 | 
0 | 
| T7 | 
481287 | 
481280 | 
0 | 
0 | 
| T8 | 
419502 | 
419433 | 
0 | 
0 | 
| T9 | 
809 | 
738 | 
0 | 
0 | 
| T10 | 
195664 | 
195591 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
459245691 | 
459156699 | 
0 | 
0 | 
| T1 | 
844 | 
746 | 
0 | 
0 | 
| T2 | 
21559 | 
21499 | 
0 | 
0 | 
| T3 | 
39416 | 
39366 | 
0 | 
0 | 
| T4 | 
4093 | 
3833 | 
0 | 
0 | 
| T5 | 
916060 | 
916009 | 
0 | 
0 | 
| T6 | 
648946 | 
648884 | 
0 | 
0 | 
| T7 | 
481287 | 
481280 | 
0 | 
0 | 
| T8 | 
419502 | 
419433 | 
0 | 
0 | 
| T9 | 
809 | 
738 | 
0 | 
0 | 
| T10 | 
195664 | 
195591 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
459245691 | 
459156699 | 
0 | 
0 | 
| T1 | 
844 | 
746 | 
0 | 
0 | 
| T2 | 
21559 | 
21499 | 
0 | 
0 | 
| T3 | 
39416 | 
39366 | 
0 | 
0 | 
| T4 | 
4093 | 
3833 | 
0 | 
0 | 
| T5 | 
916060 | 
916009 | 
0 | 
0 | 
| T6 | 
648946 | 
648884 | 
0 | 
0 | 
| T7 | 
481287 | 
481280 | 
0 | 
0 | 
| T8 | 
419502 | 
419433 | 
0 | 
0 | 
| T9 | 
809 | 
738 | 
0 | 
0 | 
| T10 | 
195664 | 
195591 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
459245691 | 
389611 | 
0 | 
0 | 
| T5 | 
916060 | 
632 | 
0 | 
0 | 
| T6 | 
648946 | 
0 | 
0 | 
0 | 
| T7 | 
481287 | 
1344 | 
0 | 
0 | 
| T8 | 
419502 | 
0 | 
0 | 
0 | 
| T9 | 
809 | 
0 | 
0 | 
0 | 
| T10 | 
195664 | 
0 | 
0 | 
0 | 
| T11 | 
4795 | 
101 | 
0 | 
0 | 
| T12 | 
464988 | 
290 | 
0 | 
0 | 
| T13 | 
114956 | 
0 | 
0 | 
0 | 
| T14 | 
43352 | 
0 | 
0 | 
0 | 
| T26 | 
0 | 
3866 | 
0 | 
0 | 
| T28 | 
0 | 
41 | 
0 | 
0 | 
| T29 | 
0 | 
6930 | 
0 | 
0 | 
| T34 | 
0 | 
100 | 
0 | 
0 | 
| T37 | 
0 | 
1891 | 
0 | 
0 | 
| T38 | 
0 | 
552 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
 | Total | Covered | Percent | 
| Conditions | 16 | 10 | 62.50 | 
| Logical | 16 | 10 | 62.50 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T5,T7,T11 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T5,T7,T11 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T5,T7,T11 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T5,T7,T11 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T5,T7,T11 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
123 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T5,T7,T11 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	123	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T7,T11 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
459245691 | 
170669 | 
0 | 
0 | 
| T5 | 
916060 | 
632 | 
0 | 
0 | 
| T6 | 
648946 | 
0 | 
0 | 
0 | 
| T7 | 
481287 | 
293 | 
0 | 
0 | 
| T8 | 
419502 | 
0 | 
0 | 
0 | 
| T9 | 
809 | 
0 | 
0 | 
0 | 
| T10 | 
195664 | 
0 | 
0 | 
0 | 
| T11 | 
4795 | 
28 | 
0 | 
0 | 
| T12 | 
464988 | 
290 | 
0 | 
0 | 
| T13 | 
114956 | 
0 | 
0 | 
0 | 
| T14 | 
43352 | 
0 | 
0 | 
0 | 
| T26 | 
0 | 
1161 | 
0 | 
0 | 
| T28 | 
0 | 
41 | 
0 | 
0 | 
| T29 | 
0 | 
2420 | 
0 | 
0 | 
| T34 | 
0 | 
100 | 
0 | 
0 | 
| T37 | 
0 | 
416 | 
0 | 
0 | 
| T38 | 
0 | 
270 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
459245691 | 
459156699 | 
0 | 
0 | 
| T1 | 
844 | 
746 | 
0 | 
0 | 
| T2 | 
21559 | 
21499 | 
0 | 
0 | 
| T3 | 
39416 | 
39366 | 
0 | 
0 | 
| T4 | 
4093 | 
3833 | 
0 | 
0 | 
| T5 | 
916060 | 
916009 | 
0 | 
0 | 
| T6 | 
648946 | 
648884 | 
0 | 
0 | 
| T7 | 
481287 | 
481280 | 
0 | 
0 | 
| T8 | 
419502 | 
419433 | 
0 | 
0 | 
| T9 | 
809 | 
738 | 
0 | 
0 | 
| T10 | 
195664 | 
195591 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
459245691 | 
459156699 | 
0 | 
0 | 
| T1 | 
844 | 
746 | 
0 | 
0 | 
| T2 | 
21559 | 
21499 | 
0 | 
0 | 
| T3 | 
39416 | 
39366 | 
0 | 
0 | 
| T4 | 
4093 | 
3833 | 
0 | 
0 | 
| T5 | 
916060 | 
916009 | 
0 | 
0 | 
| T6 | 
648946 | 
648884 | 
0 | 
0 | 
| T7 | 
481287 | 
481280 | 
0 | 
0 | 
| T8 | 
419502 | 
419433 | 
0 | 
0 | 
| T9 | 
809 | 
738 | 
0 | 
0 | 
| T10 | 
195664 | 
195591 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
459245691 | 
459156699 | 
0 | 
0 | 
| T1 | 
844 | 
746 | 
0 | 
0 | 
| T2 | 
21559 | 
21499 | 
0 | 
0 | 
| T3 | 
39416 | 
39366 | 
0 | 
0 | 
| T4 | 
4093 | 
3833 | 
0 | 
0 | 
| T5 | 
916060 | 
916009 | 
0 | 
0 | 
| T6 | 
648946 | 
648884 | 
0 | 
0 | 
| T7 | 
481287 | 
481280 | 
0 | 
0 | 
| T8 | 
419502 | 
419433 | 
0 | 
0 | 
| T9 | 
809 | 
738 | 
0 | 
0 | 
| T10 | 
195664 | 
195591 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
459245691 | 
170669 | 
0 | 
0 | 
| T5 | 
916060 | 
632 | 
0 | 
0 | 
| T6 | 
648946 | 
0 | 
0 | 
0 | 
| T7 | 
481287 | 
293 | 
0 | 
0 | 
| T8 | 
419502 | 
0 | 
0 | 
0 | 
| T9 | 
809 | 
0 | 
0 | 
0 | 
| T10 | 
195664 | 
0 | 
0 | 
0 | 
| T11 | 
4795 | 
28 | 
0 | 
0 | 
| T12 | 
464988 | 
290 | 
0 | 
0 | 
| T13 | 
114956 | 
0 | 
0 | 
0 | 
| T14 | 
43352 | 
0 | 
0 | 
0 | 
| T26 | 
0 | 
1161 | 
0 | 
0 | 
| T28 | 
0 | 
41 | 
0 | 
0 | 
| T29 | 
0 | 
2420 | 
0 | 
0 | 
| T34 | 
0 | 
100 | 
0 | 
0 | 
| T37 | 
0 | 
416 | 
0 | 
0 | 
| T38 | 
0 | 
270 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 130 | 
1 | 
1 | 
| 131 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
 | Total | Covered | Percent | 
| Conditions | 24 | 18 | 75.00 | 
| Logical | 24 | 18 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T7,T11,T26 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T5,T7,T11 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T5,T7,T11 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T5,T7,T11 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T5,T7,T11 | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T5,T7,T11 | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T5,T7,T11 | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T7,T11,T26 | 
| 1 | 0 | Covered | T5,T7,T11 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T5,T7,T11 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
9 | 
9 | 
100.00 | 
| TERNARY | 
130 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T7,T11 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T5,T7,T11 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T7,T11 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
459245691 | 
389611 | 
0 | 
0 | 
| T5 | 
916060 | 
632 | 
0 | 
0 | 
| T6 | 
648946 | 
0 | 
0 | 
0 | 
| T7 | 
481287 | 
1344 | 
0 | 
0 | 
| T8 | 
419502 | 
0 | 
0 | 
0 | 
| T9 | 
809 | 
0 | 
0 | 
0 | 
| T10 | 
195664 | 
0 | 
0 | 
0 | 
| T11 | 
4795 | 
101 | 
0 | 
0 | 
| T12 | 
464988 | 
290 | 
0 | 
0 | 
| T13 | 
114956 | 
0 | 
0 | 
0 | 
| T14 | 
43352 | 
0 | 
0 | 
0 | 
| T26 | 
0 | 
3866 | 
0 | 
0 | 
| T28 | 
0 | 
41 | 
0 | 
0 | 
| T29 | 
0 | 
6930 | 
0 | 
0 | 
| T34 | 
0 | 
100 | 
0 | 
0 | 
| T37 | 
0 | 
1891 | 
0 | 
0 | 
| T38 | 
0 | 
552 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
459245691 | 
459156699 | 
0 | 
0 | 
| T1 | 
844 | 
746 | 
0 | 
0 | 
| T2 | 
21559 | 
21499 | 
0 | 
0 | 
| T3 | 
39416 | 
39366 | 
0 | 
0 | 
| T4 | 
4093 | 
3833 | 
0 | 
0 | 
| T5 | 
916060 | 
916009 | 
0 | 
0 | 
| T6 | 
648946 | 
648884 | 
0 | 
0 | 
| T7 | 
481287 | 
481280 | 
0 | 
0 | 
| T8 | 
419502 | 
419433 | 
0 | 
0 | 
| T9 | 
809 | 
738 | 
0 | 
0 | 
| T10 | 
195664 | 
195591 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
459245691 | 
459156699 | 
0 | 
0 | 
| T1 | 
844 | 
746 | 
0 | 
0 | 
| T2 | 
21559 | 
21499 | 
0 | 
0 | 
| T3 | 
39416 | 
39366 | 
0 | 
0 | 
| T4 | 
4093 | 
3833 | 
0 | 
0 | 
| T5 | 
916060 | 
916009 | 
0 | 
0 | 
| T6 | 
648946 | 
648884 | 
0 | 
0 | 
| T7 | 
481287 | 
481280 | 
0 | 
0 | 
| T8 | 
419502 | 
419433 | 
0 | 
0 | 
| T9 | 
809 | 
738 | 
0 | 
0 | 
| T10 | 
195664 | 
195591 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
459245691 | 
459156699 | 
0 | 
0 | 
| T1 | 
844 | 
746 | 
0 | 
0 | 
| T2 | 
21559 | 
21499 | 
0 | 
0 | 
| T3 | 
39416 | 
39366 | 
0 | 
0 | 
| T4 | 
4093 | 
3833 | 
0 | 
0 | 
| T5 | 
916060 | 
916009 | 
0 | 
0 | 
| T6 | 
648946 | 
648884 | 
0 | 
0 | 
| T7 | 
481287 | 
481280 | 
0 | 
0 | 
| T8 | 
419502 | 
419433 | 
0 | 
0 | 
| T9 | 
809 | 
738 | 
0 | 
0 | 
| T10 | 
195664 | 
195591 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
459245691 | 
389611 | 
0 | 
0 | 
| T5 | 
916060 | 
632 | 
0 | 
0 | 
| T6 | 
648946 | 
0 | 
0 | 
0 | 
| T7 | 
481287 | 
1344 | 
0 | 
0 | 
| T8 | 
419502 | 
0 | 
0 | 
0 | 
| T9 | 
809 | 
0 | 
0 | 
0 | 
| T10 | 
195664 | 
0 | 
0 | 
0 | 
| T11 | 
4795 | 
101 | 
0 | 
0 | 
| T12 | 
464988 | 
290 | 
0 | 
0 | 
| T13 | 
114956 | 
0 | 
0 | 
0 | 
| T14 | 
43352 | 
0 | 
0 | 
0 | 
| T26 | 
0 | 
3866 | 
0 | 
0 | 
| T28 | 
0 | 
41 | 
0 | 
0 | 
| T29 | 
0 | 
6930 | 
0 | 
0 | 
| T34 | 
0 | 
100 | 
0 | 
0 | 
| T37 | 
0 | 
1891 | 
0 | 
0 | 
| T38 | 
0 | 
552 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 14 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 120 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
 | Total | Covered | Percent | 
| Conditions | 16 | 9 | 56.25 | 
| Logical | 16 | 9 | 56.25 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T5,T7,T11 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T5,T7,T11 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T5,T7,T11 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T5,T7,T11 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
123 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T5,T7,T11 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	123	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T7,T11 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
459245691 | 
174550 | 
0 | 
0 | 
| T5 | 
916060 | 
634 | 
0 | 
0 | 
| T6 | 
648946 | 
0 | 
0 | 
0 | 
| T7 | 
481287 | 
307 | 
0 | 
0 | 
| T8 | 
419502 | 
0 | 
0 | 
0 | 
| T9 | 
809 | 
0 | 
0 | 
0 | 
| T10 | 
195664 | 
0 | 
0 | 
0 | 
| T11 | 
4795 | 
28 | 
0 | 
0 | 
| T12 | 
464988 | 
321 | 
0 | 
0 | 
| T13 | 
114956 | 
0 | 
0 | 
0 | 
| T14 | 
43352 | 
0 | 
0 | 
0 | 
| T26 | 
0 | 
1193 | 
0 | 
0 | 
| T28 | 
0 | 
41 | 
0 | 
0 | 
| T29 | 
0 | 
2463 | 
0 | 
0 | 
| T34 | 
0 | 
100 | 
0 | 
0 | 
| T37 | 
0 | 
436 | 
0 | 
0 | 
| T38 | 
0 | 
290 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
459245691 | 
459156699 | 
0 | 
0 | 
| T1 | 
844 | 
746 | 
0 | 
0 | 
| T2 | 
21559 | 
21499 | 
0 | 
0 | 
| T3 | 
39416 | 
39366 | 
0 | 
0 | 
| T4 | 
4093 | 
3833 | 
0 | 
0 | 
| T5 | 
916060 | 
916009 | 
0 | 
0 | 
| T6 | 
648946 | 
648884 | 
0 | 
0 | 
| T7 | 
481287 | 
481280 | 
0 | 
0 | 
| T8 | 
419502 | 
419433 | 
0 | 
0 | 
| T9 | 
809 | 
738 | 
0 | 
0 | 
| T10 | 
195664 | 
195591 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
459245691 | 
459156699 | 
0 | 
0 | 
| T1 | 
844 | 
746 | 
0 | 
0 | 
| T2 | 
21559 | 
21499 | 
0 | 
0 | 
| T3 | 
39416 | 
39366 | 
0 | 
0 | 
| T4 | 
4093 | 
3833 | 
0 | 
0 | 
| T5 | 
916060 | 
916009 | 
0 | 
0 | 
| T6 | 
648946 | 
648884 | 
0 | 
0 | 
| T7 | 
481287 | 
481280 | 
0 | 
0 | 
| T8 | 
419502 | 
419433 | 
0 | 
0 | 
| T9 | 
809 | 
738 | 
0 | 
0 | 
| T10 | 
195664 | 
195591 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
459245691 | 
459156699 | 
0 | 
0 | 
| T1 | 
844 | 
746 | 
0 | 
0 | 
| T2 | 
21559 | 
21499 | 
0 | 
0 | 
| T3 | 
39416 | 
39366 | 
0 | 
0 | 
| T4 | 
4093 | 
3833 | 
0 | 
0 | 
| T5 | 
916060 | 
916009 | 
0 | 
0 | 
| T6 | 
648946 | 
648884 | 
0 | 
0 | 
| T7 | 
481287 | 
481280 | 
0 | 
0 | 
| T8 | 
419502 | 
419433 | 
0 | 
0 | 
| T9 | 
809 | 
738 | 
0 | 
0 | 
| T10 | 
195664 | 
195591 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
459245691 | 
174550 | 
0 | 
0 | 
| T5 | 
916060 | 
634 | 
0 | 
0 | 
| T6 | 
648946 | 
0 | 
0 | 
0 | 
| T7 | 
481287 | 
307 | 
0 | 
0 | 
| T8 | 
419502 | 
0 | 
0 | 
0 | 
| T9 | 
809 | 
0 | 
0 | 
0 | 
| T10 | 
195664 | 
0 | 
0 | 
0 | 
| T11 | 
4795 | 
28 | 
0 | 
0 | 
| T12 | 
464988 | 
321 | 
0 | 
0 | 
| T13 | 
114956 | 
0 | 
0 | 
0 | 
| T14 | 
43352 | 
0 | 
0 | 
0 | 
| T26 | 
0 | 
1193 | 
0 | 
0 | 
| T28 | 
0 | 
41 | 
0 | 
0 | 
| T29 | 
0 | 
2463 | 
0 | 
0 | 
| T34 | 
0 | 
100 | 
0 | 
0 | 
| T37 | 
0 | 
436 | 
0 | 
0 | 
| T38 | 
0 | 
290 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 53 | 
 | 
unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
461676998 | 
9340033 | 
0 | 
0 | 
| T1 | 
844 | 
11 | 
0 | 
0 | 
| T2 | 
21559 | 
2557 | 
0 | 
0 | 
| T3 | 
39416 | 
895 | 
0 | 
0 | 
| T4 | 
4093 | 
198 | 
0 | 
0 | 
| T5 | 
916060 | 
17804 | 
0 | 
0 | 
| T6 | 
648946 | 
16711 | 
0 | 
0 | 
| T7 | 
481287 | 
42414 | 
0 | 
0 | 
| T8 | 
419502 | 
31849 | 
0 | 
0 | 
| T9 | 
809 | 
16 | 
0 | 
0 | 
| T10 | 
195664 | 
255 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
461676998 | 
461542423 | 
0 | 
0 | 
| T1 | 
844 | 
746 | 
0 | 
0 | 
| T2 | 
21559 | 
21499 | 
0 | 
0 | 
| T3 | 
39416 | 
39366 | 
0 | 
0 | 
| T4 | 
4093 | 
3833 | 
0 | 
0 | 
| T5 | 
916060 | 
916009 | 
0 | 
0 | 
| T6 | 
648946 | 
648884 | 
0 | 
0 | 
| T7 | 
481287 | 
481280 | 
0 | 
0 | 
| T8 | 
419502 | 
419433 | 
0 | 
0 | 
| T9 | 
809 | 
738 | 
0 | 
0 | 
| T10 | 
195664 | 
195591 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
461676998 | 
461542423 | 
0 | 
0 | 
| T1 | 
844 | 
746 | 
0 | 
0 | 
| T2 | 
21559 | 
21499 | 
0 | 
0 | 
| T3 | 
39416 | 
39366 | 
0 | 
0 | 
| T4 | 
4093 | 
3833 | 
0 | 
0 | 
| T5 | 
916060 | 
916009 | 
0 | 
0 | 
| T6 | 
648946 | 
648884 | 
0 | 
0 | 
| T7 | 
481287 | 
481280 | 
0 | 
0 | 
| T8 | 
419502 | 
419433 | 
0 | 
0 | 
| T9 | 
809 | 
738 | 
0 | 
0 | 
| T10 | 
195664 | 
195591 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
461676998 | 
461542423 | 
0 | 
0 | 
| T1 | 
844 | 
746 | 
0 | 
0 | 
| T2 | 
21559 | 
21499 | 
0 | 
0 | 
| T3 | 
39416 | 
39366 | 
0 | 
0 | 
| T4 | 
4093 | 
3833 | 
0 | 
0 | 
| T5 | 
916060 | 
916009 | 
0 | 
0 | 
| T6 | 
648946 | 
648884 | 
0 | 
0 | 
| T7 | 
481287 | 
481280 | 
0 | 
0 | 
| T8 | 
419502 | 
419433 | 
0 | 
0 | 
| T9 | 
809 | 
738 | 
0 | 
0 | 
| T10 | 
195664 | 
195591 | 
0 | 
0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1150 | 
1150 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T7 | 
1 | 
1 | 
0 | 
0 | 
| T8 | 
1 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 53 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 53 | 
 | 
unreachable | 
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
461676998 | 
15012527 | 
0 | 
0 | 
| T1 | 
844 | 
11 | 
0 | 
0 | 
| T2 | 
21559 | 
4665 | 
0 | 
0 | 
| T3 | 
39416 | 
895 | 
0 | 
0 | 
| T4 | 
4093 | 
198 | 
0 | 
0 | 
| T5 | 
916060 | 
16919 | 
0 | 
0 | 
| T6 | 
648946 | 
47012 | 
0 | 
0 | 
| T7 | 
481287 | 
140842 | 
0 | 
0 | 
| T8 | 
419502 | 
31849 | 
0 | 
0 | 
| T9 | 
809 | 
16 | 
0 | 
0 | 
| T10 | 
195664 | 
255 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
461676998 | 
461542423 | 
0 | 
0 | 
| T1 | 
844 | 
746 | 
0 | 
0 | 
| T2 | 
21559 | 
21499 | 
0 | 
0 | 
| T3 | 
39416 | 
39366 | 
0 | 
0 | 
| T4 | 
4093 | 
3833 | 
0 | 
0 | 
| T5 | 
916060 | 
916009 | 
0 | 
0 | 
| T6 | 
648946 | 
648884 | 
0 | 
0 | 
| T7 | 
481287 | 
481280 | 
0 | 
0 | 
| T8 | 
419502 | 
419433 | 
0 | 
0 | 
| T9 | 
809 | 
738 | 
0 | 
0 | 
| T10 | 
195664 | 
195591 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
461676998 | 
461542423 | 
0 | 
0 | 
| T1 | 
844 | 
746 | 
0 | 
0 | 
| T2 | 
21559 | 
21499 | 
0 | 
0 | 
| T3 | 
39416 | 
39366 | 
0 | 
0 | 
| T4 | 
4093 | 
3833 | 
0 | 
0 | 
| T5 | 
916060 | 
916009 | 
0 | 
0 | 
| T6 | 
648946 | 
648884 | 
0 | 
0 | 
| T7 | 
481287 | 
481280 | 
0 | 
0 | 
| T8 | 
419502 | 
419433 | 
0 | 
0 | 
| T9 | 
809 | 
738 | 
0 | 
0 | 
| T10 | 
195664 | 
195591 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
461676998 | 
461542423 | 
0 | 
0 | 
| T1 | 
844 | 
746 | 
0 | 
0 | 
| T2 | 
21559 | 
21499 | 
0 | 
0 | 
| T3 | 
39416 | 
39366 | 
0 | 
0 | 
| T4 | 
4093 | 
3833 | 
0 | 
0 | 
| T5 | 
916060 | 
916009 | 
0 | 
0 | 
| T6 | 
648946 | 
648884 | 
0 | 
0 | 
| T7 | 
481287 | 
481280 | 
0 | 
0 | 
| T8 | 
419502 | 
419433 | 
0 | 
0 | 
| T9 | 
809 | 
738 | 
0 | 
0 | 
| T10 | 
195664 | 
195591 | 
0 | 
0 | 
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1150 | 
1150 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T7 | 
1 | 
1 | 
0 | 
0 | 
| T8 | 
1 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
1 | 
0 | 
0 |