Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154995479 |
22205094 |
0 |
0 |
T1 |
4322 |
3972 |
0 |
0 |
T3 |
53971 |
8598 |
0 |
0 |
T4 |
789235 |
51370 |
0 |
0 |
T7 |
2658 |
32 |
0 |
0 |
T8 |
54200 |
13108 |
0 |
0 |
T9 |
600659 |
72611 |
0 |
0 |
T10 |
94556 |
0 |
0 |
0 |
T11 |
259453 |
10747 |
0 |
0 |
T12 |
76079 |
0 |
0 |
0 |
T13 |
12344 |
0 |
0 |
0 |
T14 |
0 |
93324 |
0 |
0 |
T28 |
0 |
7960 |
0 |
0 |
T35 |
0 |
25215 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154995479 |
120514466 |
0 |
0 |
T1 |
4322 |
4322 |
0 |
0 |
T3 |
53971 |
53971 |
0 |
0 |
T4 |
789235 |
699320 |
0 |
0 |
T7 |
2658 |
2205 |
0 |
0 |
T8 |
54200 |
54200 |
0 |
0 |
T9 |
600659 |
537329 |
0 |
0 |
T10 |
94556 |
94556 |
0 |
0 |
T11 |
259453 |
126245 |
0 |
0 |
T12 |
76079 |
0 |
0 |
0 |
T13 |
12344 |
0 |
0 |
0 |
T14 |
0 |
481496 |
0 |
0 |
T15 |
0 |
78306 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154995479 |
120514466 |
0 |
0 |
T1 |
4322 |
4322 |
0 |
0 |
T3 |
53971 |
53971 |
0 |
0 |
T4 |
789235 |
699320 |
0 |
0 |
T7 |
2658 |
2205 |
0 |
0 |
T8 |
54200 |
54200 |
0 |
0 |
T9 |
600659 |
537329 |
0 |
0 |
T10 |
94556 |
94556 |
0 |
0 |
T11 |
259453 |
126245 |
0 |
0 |
T12 |
76079 |
0 |
0 |
0 |
T13 |
12344 |
0 |
0 |
0 |
T14 |
0 |
481496 |
0 |
0 |
T15 |
0 |
78306 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154995479 |
120514466 |
0 |
0 |
T1 |
4322 |
4322 |
0 |
0 |
T3 |
53971 |
53971 |
0 |
0 |
T4 |
789235 |
699320 |
0 |
0 |
T7 |
2658 |
2205 |
0 |
0 |
T8 |
54200 |
54200 |
0 |
0 |
T9 |
600659 |
537329 |
0 |
0 |
T10 |
94556 |
94556 |
0 |
0 |
T11 |
259453 |
126245 |
0 |
0 |
T12 |
76079 |
0 |
0 |
0 |
T13 |
12344 |
0 |
0 |
0 |
T14 |
0 |
481496 |
0 |
0 |
T15 |
0 |
78306 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154995479 |
22205094 |
0 |
0 |
T1 |
4322 |
3972 |
0 |
0 |
T3 |
53971 |
8598 |
0 |
0 |
T4 |
789235 |
51370 |
0 |
0 |
T7 |
2658 |
32 |
0 |
0 |
T8 |
54200 |
13108 |
0 |
0 |
T9 |
600659 |
72611 |
0 |
0 |
T10 |
94556 |
0 |
0 |
0 |
T11 |
259453 |
10747 |
0 |
0 |
T12 |
76079 |
0 |
0 |
0 |
T13 |
12344 |
0 |
0 |
0 |
T14 |
0 |
93324 |
0 |
0 |
T28 |
0 |
7960 |
0 |
0 |
T35 |
0 |
25215 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154995479 |
23336226 |
0 |
0 |
T1 |
4322 |
4098 |
0 |
0 |
T3 |
53971 |
9235 |
0 |
0 |
T4 |
789235 |
53355 |
0 |
0 |
T7 |
2658 |
29 |
0 |
0 |
T8 |
54200 |
13976 |
0 |
0 |
T9 |
600659 |
75395 |
0 |
0 |
T10 |
94556 |
0 |
0 |
0 |
T11 |
259453 |
11367 |
0 |
0 |
T12 |
76079 |
0 |
0 |
0 |
T13 |
12344 |
0 |
0 |
0 |
T14 |
0 |
99154 |
0 |
0 |
T28 |
0 |
8208 |
0 |
0 |
T35 |
0 |
26320 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154995479 |
120514466 |
0 |
0 |
T1 |
4322 |
4322 |
0 |
0 |
T3 |
53971 |
53971 |
0 |
0 |
T4 |
789235 |
699320 |
0 |
0 |
T7 |
2658 |
2205 |
0 |
0 |
T8 |
54200 |
54200 |
0 |
0 |
T9 |
600659 |
537329 |
0 |
0 |
T10 |
94556 |
94556 |
0 |
0 |
T11 |
259453 |
126245 |
0 |
0 |
T12 |
76079 |
0 |
0 |
0 |
T13 |
12344 |
0 |
0 |
0 |
T14 |
0 |
481496 |
0 |
0 |
T15 |
0 |
78306 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154995479 |
120514466 |
0 |
0 |
T1 |
4322 |
4322 |
0 |
0 |
T3 |
53971 |
53971 |
0 |
0 |
T4 |
789235 |
699320 |
0 |
0 |
T7 |
2658 |
2205 |
0 |
0 |
T8 |
54200 |
54200 |
0 |
0 |
T9 |
600659 |
537329 |
0 |
0 |
T10 |
94556 |
94556 |
0 |
0 |
T11 |
259453 |
126245 |
0 |
0 |
T12 |
76079 |
0 |
0 |
0 |
T13 |
12344 |
0 |
0 |
0 |
T14 |
0 |
481496 |
0 |
0 |
T15 |
0 |
78306 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154995479 |
120514466 |
0 |
0 |
T1 |
4322 |
4322 |
0 |
0 |
T3 |
53971 |
53971 |
0 |
0 |
T4 |
789235 |
699320 |
0 |
0 |
T7 |
2658 |
2205 |
0 |
0 |
T8 |
54200 |
54200 |
0 |
0 |
T9 |
600659 |
537329 |
0 |
0 |
T10 |
94556 |
94556 |
0 |
0 |
T11 |
259453 |
126245 |
0 |
0 |
T12 |
76079 |
0 |
0 |
0 |
T13 |
12344 |
0 |
0 |
0 |
T14 |
0 |
481496 |
0 |
0 |
T15 |
0 |
78306 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154995479 |
23336226 |
0 |
0 |
T1 |
4322 |
4098 |
0 |
0 |
T3 |
53971 |
9235 |
0 |
0 |
T4 |
789235 |
53355 |
0 |
0 |
T7 |
2658 |
29 |
0 |
0 |
T8 |
54200 |
13976 |
0 |
0 |
T9 |
600659 |
75395 |
0 |
0 |
T10 |
94556 |
0 |
0 |
0 |
T11 |
259453 |
11367 |
0 |
0 |
T12 |
76079 |
0 |
0 |
0 |
T13 |
12344 |
0 |
0 |
0 |
T14 |
0 |
99154 |
0 |
0 |
T28 |
0 |
8208 |
0 |
0 |
T35 |
0 |
26320 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154995479 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154995479 |
120514466 |
0 |
0 |
T1 |
4322 |
4322 |
0 |
0 |
T3 |
53971 |
53971 |
0 |
0 |
T4 |
789235 |
699320 |
0 |
0 |
T7 |
2658 |
2205 |
0 |
0 |
T8 |
54200 |
54200 |
0 |
0 |
T9 |
600659 |
537329 |
0 |
0 |
T10 |
94556 |
94556 |
0 |
0 |
T11 |
259453 |
126245 |
0 |
0 |
T12 |
76079 |
0 |
0 |
0 |
T13 |
12344 |
0 |
0 |
0 |
T14 |
0 |
481496 |
0 |
0 |
T15 |
0 |
78306 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154995479 |
120514466 |
0 |
0 |
T1 |
4322 |
4322 |
0 |
0 |
T3 |
53971 |
53971 |
0 |
0 |
T4 |
789235 |
699320 |
0 |
0 |
T7 |
2658 |
2205 |
0 |
0 |
T8 |
54200 |
54200 |
0 |
0 |
T9 |
600659 |
537329 |
0 |
0 |
T10 |
94556 |
94556 |
0 |
0 |
T11 |
259453 |
126245 |
0 |
0 |
T12 |
76079 |
0 |
0 |
0 |
T13 |
12344 |
0 |
0 |
0 |
T14 |
0 |
481496 |
0 |
0 |
T15 |
0 |
78306 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154995479 |
120514466 |
0 |
0 |
T1 |
4322 |
4322 |
0 |
0 |
T3 |
53971 |
53971 |
0 |
0 |
T4 |
789235 |
699320 |
0 |
0 |
T7 |
2658 |
2205 |
0 |
0 |
T8 |
54200 |
54200 |
0 |
0 |
T9 |
600659 |
537329 |
0 |
0 |
T10 |
94556 |
94556 |
0 |
0 |
T11 |
259453 |
126245 |
0 |
0 |
T12 |
76079 |
0 |
0 |
0 |
T13 |
12344 |
0 |
0 |
0 |
T14 |
0 |
481496 |
0 |
0 |
T15 |
0 |
78306 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154995479 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T9,T11 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T9,T11 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T9,T11 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T9,T11 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T9,T11 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T9,T11 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T9,T11 |
1 | 0 | 1 | Covered | T4,T9,T11 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T9,T11 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T9,T11 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T9,T11 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T9,T11 |
1 | 0 | Covered | T4,T9,T11 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T9,T11 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T4,T9,T11 |
0 |
0 |
Covered |
T4,T9,T11 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T9,T11 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154995479 |
6562485 |
0 |
0 |
T4 |
789235 |
26220 |
0 |
0 |
T7 |
2658 |
0 |
0 |
0 |
T8 |
54200 |
0 |
0 |
0 |
T9 |
600659 |
26506 |
0 |
0 |
T10 |
94556 |
0 |
0 |
0 |
T11 |
259453 |
54328 |
0 |
0 |
T12 |
76079 |
0 |
0 |
0 |
T13 |
12344 |
0 |
0 |
0 |
T14 |
655967 |
53977 |
0 |
0 |
T16 |
0 |
52600 |
0 |
0 |
T17 |
0 |
18281 |
0 |
0 |
T24 |
101115 |
32091 |
0 |
0 |
T26 |
0 |
30780 |
0 |
0 |
T45 |
0 |
611 |
0 |
0 |
T46 |
0 |
356 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154995479 |
33025378 |
0 |
0 |
T4 |
789235 |
80528 |
0 |
0 |
T7 |
2658 |
0 |
0 |
0 |
T8 |
54200 |
0 |
0 |
0 |
T9 |
600659 |
54432 |
0 |
0 |
T10 |
94556 |
0 |
0 |
0 |
T11 |
259453 |
128328 |
0 |
0 |
T12 |
76079 |
71112 |
0 |
0 |
T13 |
12344 |
12344 |
0 |
0 |
T14 |
655967 |
166392 |
0 |
0 |
T24 |
101115 |
96656 |
0 |
0 |
T25 |
0 |
144 |
0 |
0 |
T26 |
0 |
81960 |
0 |
0 |
T27 |
0 |
89952 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154995479 |
33025378 |
0 |
0 |
T4 |
789235 |
80528 |
0 |
0 |
T7 |
2658 |
0 |
0 |
0 |
T8 |
54200 |
0 |
0 |
0 |
T9 |
600659 |
54432 |
0 |
0 |
T10 |
94556 |
0 |
0 |
0 |
T11 |
259453 |
128328 |
0 |
0 |
T12 |
76079 |
71112 |
0 |
0 |
T13 |
12344 |
12344 |
0 |
0 |
T14 |
655967 |
166392 |
0 |
0 |
T24 |
101115 |
96656 |
0 |
0 |
T25 |
0 |
144 |
0 |
0 |
T26 |
0 |
81960 |
0 |
0 |
T27 |
0 |
89952 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154995479 |
33025378 |
0 |
0 |
T4 |
789235 |
80528 |
0 |
0 |
T7 |
2658 |
0 |
0 |
0 |
T8 |
54200 |
0 |
0 |
0 |
T9 |
600659 |
54432 |
0 |
0 |
T10 |
94556 |
0 |
0 |
0 |
T11 |
259453 |
128328 |
0 |
0 |
T12 |
76079 |
71112 |
0 |
0 |
T13 |
12344 |
12344 |
0 |
0 |
T14 |
655967 |
166392 |
0 |
0 |
T24 |
101115 |
96656 |
0 |
0 |
T25 |
0 |
144 |
0 |
0 |
T26 |
0 |
81960 |
0 |
0 |
T27 |
0 |
89952 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154995479 |
6562485 |
0 |
0 |
T4 |
789235 |
26220 |
0 |
0 |
T7 |
2658 |
0 |
0 |
0 |
T8 |
54200 |
0 |
0 |
0 |
T9 |
600659 |
26506 |
0 |
0 |
T10 |
94556 |
0 |
0 |
0 |
T11 |
259453 |
54328 |
0 |
0 |
T12 |
76079 |
0 |
0 |
0 |
T13 |
12344 |
0 |
0 |
0 |
T14 |
655967 |
53977 |
0 |
0 |
T16 |
0 |
52600 |
0 |
0 |
T17 |
0 |
18281 |
0 |
0 |
T24 |
101115 |
32091 |
0 |
0 |
T26 |
0 |
30780 |
0 |
0 |
T45 |
0 |
611 |
0 |
0 |
T46 |
0 |
356 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T9,T11 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T9,T11 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T9,T11 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T9,T11 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T9,T11 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T9,T11 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T9,T11 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T9,T11 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T4,T9,T11 |
0 |
0 |
Covered |
T4,T9,T11 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T9,T11 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154995479 |
210955 |
0 |
0 |
T4 |
789235 |
841 |
0 |
0 |
T7 |
2658 |
0 |
0 |
0 |
T8 |
54200 |
0 |
0 |
0 |
T9 |
600659 |
858 |
0 |
0 |
T10 |
94556 |
0 |
0 |
0 |
T11 |
259453 |
1739 |
0 |
0 |
T12 |
76079 |
0 |
0 |
0 |
T13 |
12344 |
0 |
0 |
0 |
T14 |
655967 |
1727 |
0 |
0 |
T16 |
0 |
1695 |
0 |
0 |
T17 |
0 |
585 |
0 |
0 |
T24 |
101115 |
1034 |
0 |
0 |
T26 |
0 |
989 |
0 |
0 |
T45 |
0 |
20 |
0 |
0 |
T46 |
0 |
12 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154995479 |
33025378 |
0 |
0 |
T4 |
789235 |
80528 |
0 |
0 |
T7 |
2658 |
0 |
0 |
0 |
T8 |
54200 |
0 |
0 |
0 |
T9 |
600659 |
54432 |
0 |
0 |
T10 |
94556 |
0 |
0 |
0 |
T11 |
259453 |
128328 |
0 |
0 |
T12 |
76079 |
71112 |
0 |
0 |
T13 |
12344 |
12344 |
0 |
0 |
T14 |
655967 |
166392 |
0 |
0 |
T24 |
101115 |
96656 |
0 |
0 |
T25 |
0 |
144 |
0 |
0 |
T26 |
0 |
81960 |
0 |
0 |
T27 |
0 |
89952 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154995479 |
33025378 |
0 |
0 |
T4 |
789235 |
80528 |
0 |
0 |
T7 |
2658 |
0 |
0 |
0 |
T8 |
54200 |
0 |
0 |
0 |
T9 |
600659 |
54432 |
0 |
0 |
T10 |
94556 |
0 |
0 |
0 |
T11 |
259453 |
128328 |
0 |
0 |
T12 |
76079 |
71112 |
0 |
0 |
T13 |
12344 |
12344 |
0 |
0 |
T14 |
655967 |
166392 |
0 |
0 |
T24 |
101115 |
96656 |
0 |
0 |
T25 |
0 |
144 |
0 |
0 |
T26 |
0 |
81960 |
0 |
0 |
T27 |
0 |
89952 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154995479 |
33025378 |
0 |
0 |
T4 |
789235 |
80528 |
0 |
0 |
T7 |
2658 |
0 |
0 |
0 |
T8 |
54200 |
0 |
0 |
0 |
T9 |
600659 |
54432 |
0 |
0 |
T10 |
94556 |
0 |
0 |
0 |
T11 |
259453 |
128328 |
0 |
0 |
T12 |
76079 |
71112 |
0 |
0 |
T13 |
12344 |
12344 |
0 |
0 |
T14 |
655967 |
166392 |
0 |
0 |
T24 |
101115 |
96656 |
0 |
0 |
T25 |
0 |
144 |
0 |
0 |
T26 |
0 |
81960 |
0 |
0 |
T27 |
0 |
89952 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154995479 |
210955 |
0 |
0 |
T4 |
789235 |
841 |
0 |
0 |
T7 |
2658 |
0 |
0 |
0 |
T8 |
54200 |
0 |
0 |
0 |
T9 |
600659 |
858 |
0 |
0 |
T10 |
94556 |
0 |
0 |
0 |
T11 |
259453 |
1739 |
0 |
0 |
T12 |
76079 |
0 |
0 |
0 |
T13 |
12344 |
0 |
0 |
0 |
T14 |
655967 |
1727 |
0 |
0 |
T16 |
0 |
1695 |
0 |
0 |
T17 |
0 |
585 |
0 |
0 |
T24 |
101115 |
1034 |
0 |
0 |
T26 |
0 |
989 |
0 |
0 |
T45 |
0 |
20 |
0 |
0 |
T46 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
442763919 |
3291793 |
0 |
0 |
T1 |
20098 |
832 |
0 |
0 |
T2 |
2099 |
0 |
0 |
0 |
T3 |
336889 |
3777 |
0 |
0 |
T4 |
557141 |
11648 |
0 |
0 |
T5 |
938 |
0 |
0 |
0 |
T6 |
1360 |
0 |
0 |
0 |
T7 |
15206 |
3782 |
0 |
0 |
T8 |
440701 |
832 |
0 |
0 |
T9 |
249066 |
23836 |
0 |
0 |
T10 |
196026 |
832 |
0 |
0 |
T11 |
0 |
1664 |
0 |
0 |
T14 |
0 |
10902 |
0 |
0 |
T15 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
442763919 |
442675939 |
0 |
0 |
T1 |
20098 |
20037 |
0 |
0 |
T2 |
2099 |
2027 |
0 |
0 |
T3 |
336889 |
336814 |
0 |
0 |
T4 |
557141 |
557106 |
0 |
0 |
T5 |
938 |
845 |
0 |
0 |
T6 |
1360 |
1280 |
0 |
0 |
T7 |
15206 |
15147 |
0 |
0 |
T8 |
440701 |
440642 |
0 |
0 |
T9 |
249066 |
249060 |
0 |
0 |
T10 |
196026 |
195968 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
442763919 |
442675939 |
0 |
0 |
T1 |
20098 |
20037 |
0 |
0 |
T2 |
2099 |
2027 |
0 |
0 |
T3 |
336889 |
336814 |
0 |
0 |
T4 |
557141 |
557106 |
0 |
0 |
T5 |
938 |
845 |
0 |
0 |
T6 |
1360 |
1280 |
0 |
0 |
T7 |
15206 |
15147 |
0 |
0 |
T8 |
440701 |
440642 |
0 |
0 |
T9 |
249066 |
249060 |
0 |
0 |
T10 |
196026 |
195968 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
442763919 |
442675939 |
0 |
0 |
T1 |
20098 |
20037 |
0 |
0 |
T2 |
2099 |
2027 |
0 |
0 |
T3 |
336889 |
336814 |
0 |
0 |
T4 |
557141 |
557106 |
0 |
0 |
T5 |
938 |
845 |
0 |
0 |
T6 |
1360 |
1280 |
0 |
0 |
T7 |
15206 |
15147 |
0 |
0 |
T8 |
440701 |
440642 |
0 |
0 |
T9 |
249066 |
249060 |
0 |
0 |
T10 |
196026 |
195968 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
442763919 |
3291793 |
0 |
0 |
T1 |
20098 |
832 |
0 |
0 |
T2 |
2099 |
0 |
0 |
0 |
T3 |
336889 |
3777 |
0 |
0 |
T4 |
557141 |
11648 |
0 |
0 |
T5 |
938 |
0 |
0 |
0 |
T6 |
1360 |
0 |
0 |
0 |
T7 |
15206 |
3782 |
0 |
0 |
T8 |
440701 |
832 |
0 |
0 |
T9 |
249066 |
23836 |
0 |
0 |
T10 |
196026 |
832 |
0 |
0 |
T11 |
0 |
1664 |
0 |
0 |
T14 |
0 |
10902 |
0 |
0 |
T15 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
442763919 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
442763919 |
442675939 |
0 |
0 |
T1 |
20098 |
20037 |
0 |
0 |
T2 |
2099 |
2027 |
0 |
0 |
T3 |
336889 |
336814 |
0 |
0 |
T4 |
557141 |
557106 |
0 |
0 |
T5 |
938 |
845 |
0 |
0 |
T6 |
1360 |
1280 |
0 |
0 |
T7 |
15206 |
15147 |
0 |
0 |
T8 |
440701 |
440642 |
0 |
0 |
T9 |
249066 |
249060 |
0 |
0 |
T10 |
196026 |
195968 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
442763919 |
442675939 |
0 |
0 |
T1 |
20098 |
20037 |
0 |
0 |
T2 |
2099 |
2027 |
0 |
0 |
T3 |
336889 |
336814 |
0 |
0 |
T4 |
557141 |
557106 |
0 |
0 |
T5 |
938 |
845 |
0 |
0 |
T6 |
1360 |
1280 |
0 |
0 |
T7 |
15206 |
15147 |
0 |
0 |
T8 |
440701 |
440642 |
0 |
0 |
T9 |
249066 |
249060 |
0 |
0 |
T10 |
196026 |
195968 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
442763919 |
442675939 |
0 |
0 |
T1 |
20098 |
20037 |
0 |
0 |
T2 |
2099 |
2027 |
0 |
0 |
T3 |
336889 |
336814 |
0 |
0 |
T4 |
557141 |
557106 |
0 |
0 |
T5 |
938 |
845 |
0 |
0 |
T6 |
1360 |
1280 |
0 |
0 |
T7 |
15206 |
15147 |
0 |
0 |
T8 |
440701 |
440642 |
0 |
0 |
T9 |
249066 |
249060 |
0 |
0 |
T10 |
196026 |
195968 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
442763919 |
0 |
0 |
0 |