dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.18 100.00 72.73 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.63 95.00 76.19 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.77 98.25 100.00 100.00 90.62 100.00 u_readsram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_readcmd.u_readsram.u_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.45 100.00 81.82 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.62 100.00 90.48 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.77 98.25 100.00 100.00 90.62 100.00 u_readsram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.u_upload.u_arbiter.u_req_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
62.10 85.71 31.25 71.43 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
59.07 84.62 36.11 55.56 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
66.67 100.00 33.33 u_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 56.48 84.00 40.00 45.45


Module Instance : tb.dut.u_spi_tpm.u_sram_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.32 100.00 77.27 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.23 95.00 78.57 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.79 99.29 91.20 91.67 96.77 100.00 u_spi_tpm


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.06 100.00 56.25 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.36 100.00 75.00 94.44 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.67 100.00 83.33 u_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 93.64 100.00 90.00 90.91


Module Instance : tb.dut.u_tlul2sram_egress.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.33 95.00 75.00 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
78.14 94.52 60.33 73.08 84.62 u_tlul2sram_egress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
60.67 80.00 31.25 71.43 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
61.32 82.50 47.22 55.56 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
78.14 94.52 60.33 73.08 84.62 u_tlul2sram_egress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 63.15 84.00 60.00 45.45

Go back
Module Instances:
tb.dut.u_readcmd.u_readsram.u_sram_fifo
tb.dut.u_readcmd.u_readsram.u_fifo
tb.dut.u_upload.u_arbiter.u_req_fifo
tb.dut.u_spi_tpm.u_sram_fifo
tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
tb.dut.u_tlul2sram_egress.u_reqfifo
tb.dut.u_tlul2sram_egress.u_sramreqfifo
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
140 1 1


Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
TotalCoveredPercent
Conditions221672.73
Logical221672.73
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T3,T4
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T3,T4

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T3,T4

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T3,T4
110Not Covered
111CoveredT1,T3,T4

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T3,T4

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T3,T4

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT1,T3,T4
10CoveredT1,T3,T4
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 130 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T1,T3,T4
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T3,T4
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 150237577 21490562 0 0
DepthKnown_A 150237577 118900245 0 0
RvalidKnown_A 150237577 118900245 0 0
WreadyKnown_A 150237577 118900245 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 150237577 21490562 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 150237577 21490562 0 0
T1 248313 17829 0 0
T2 13824 0 0 0
T3 103433 59474 0 0
T4 15856 3972 0 0
T6 33474 0 0 0
T7 798643 106241 0 0
T8 121907 0 0 0
T9 85742 0 0 0
T11 155955 0 0 0
T12 20491 19386 0 0
T13 0 3922 0 0
T15 0 15073 0 0
T16 0 6188 0 0
T37 0 8139 0 0
T39 0 74256 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 150237577 118900245 0 0
T1 248313 246300 0 0
T2 13824 13824 0 0
T3 103433 553968 0 0
T4 15856 15856 0 0
T6 33474 0 0 0
T7 798643 478956 0 0
T8 121907 0 0 0
T9 85742 0 0 0
T11 155955 155546 0 0
T12 20491 20491 0 0
T13 0 78348 0 0
T15 0 16319 0 0
T16 0 38516 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 150237577 118900245 0 0
T1 248313 246300 0 0
T2 13824 13824 0 0
T3 103433 553968 0 0
T4 15856 15856 0 0
T6 33474 0 0 0
T7 798643 478956 0 0
T8 121907 0 0 0
T9 85742 0 0 0
T11 155955 155546 0 0
T12 20491 20491 0 0
T13 0 78348 0 0
T15 0 16319 0 0
T16 0 38516 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 150237577 118900245 0 0
T1 248313 246300 0 0
T2 13824 13824 0 0
T3 103433 553968 0 0
T4 15856 15856 0 0
T6 33474 0 0 0
T7 798643 478956 0 0
T8 121907 0 0 0
T9 85742 0 0 0
T11 155955 155546 0 0
T12 20491 20491 0 0
T13 0 78348 0 0
T15 0 16319 0 0
T16 0 38516 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 150237577 21490562 0 0
T1 248313 17829 0 0
T2 13824 0 0 0
T3 103433 59474 0 0
T4 15856 3972 0 0
T6 33474 0 0 0
T7 798643 106241 0 0
T8 121907 0 0 0
T9 85742 0 0 0
T11 155955 0 0 0
T12 20491 19386 0 0
T13 0 3922 0 0
T15 0 15073 0 0
T16 0 6188 0 0
T37 0 8139 0 0
T39 0 74256 0 0

Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
130 1 1
131 1 1
140 1 1


Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
TotalCoveredPercent
Conditions221881.82
Logical221881.82
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T3,T4
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T3,T4

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101CoveredT1,T3,T4
110Not Covered
111CoveredT1,T3,T4

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T3,T4
110Not Covered
111CoveredT1,T3,T4

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T3,T4

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01CoveredT1,T3,T4
10CoveredT1,T2,T3
11CoveredT1,T3,T4

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT1,T3,T4
10CoveredT1,T3,T4
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 130 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T1,T3,T4
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T3,T4
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 150237577 22559395 0 0
DepthKnown_A 150237577 118900245 0 0
RvalidKnown_A 150237577 118900245 0 0
WreadyKnown_A 150237577 118900245 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 150237577 22559395 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 150237577 22559395 0 0
T1 248313 18436 0 0
T2 13824 0 0 0
T3 103433 62015 0 0
T4 15856 4096 0 0
T6 33474 0 0 0
T7 798643 111412 0 0
T8 121907 0 0 0
T9 85742 0 0 0
T11 155955 0 0 0
T12 20491 20195 0 0
T13 0 4164 0 0
T15 0 16007 0 0
T16 0 7068 0 0
T37 0 8982 0 0
T39 0 77548 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 150237577 118900245 0 0
T1 248313 246300 0 0
T2 13824 13824 0 0
T3 103433 553968 0 0
T4 15856 15856 0 0
T6 33474 0 0 0
T7 798643 478956 0 0
T8 121907 0 0 0
T9 85742 0 0 0
T11 155955 155546 0 0
T12 20491 20491 0 0
T13 0 78348 0 0
T15 0 16319 0 0
T16 0 38516 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 150237577 118900245 0 0
T1 248313 246300 0 0
T2 13824 13824 0 0
T3 103433 553968 0 0
T4 15856 15856 0 0
T6 33474 0 0 0
T7 798643 478956 0 0
T8 121907 0 0 0
T9 85742 0 0 0
T11 155955 155546 0 0
T12 20491 20491 0 0
T13 0 78348 0 0
T15 0 16319 0 0
T16 0 38516 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 150237577 118900245 0 0
T1 248313 246300 0 0
T2 13824 13824 0 0
T3 103433 553968 0 0
T4 15856 15856 0 0
T6 33474 0 0 0
T7 798643 478956 0 0
T8 121907 0 0 0
T9 85742 0 0 0
T11 155955 155546 0 0
T12 20491 20491 0 0
T13 0 78348 0 0
T15 0 16319 0 0
T16 0 38516 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 150237577 22559395 0 0
T1 248313 18436 0 0
T2 13824 0 0 0
T3 103433 62015 0 0
T4 15856 4096 0 0
T6 33474 0 0 0
T7 798643 111412 0 0
T8 121907 0 0 0
T9 85742 0 0 0
T11 155955 0 0 0
T12 20491 20195 0 0
T13 0 4164 0 0
T15 0 16007 0 0
T16 0 7068 0 0
T37 0 8982 0 0
T39 0 77548 0 0

Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
TOTAL141285.71
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS1232150.00
CONT_ASSIGN133100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 0 1
MISSING_ELSE
133 0 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
TotalCoveredPercent
Conditions16531.25
Logical16531.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
Branches 7 5 71.43
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 123 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 150237577 0 0 0
DepthKnown_A 150237577 118900245 0 0
RvalidKnown_A 150237577 118900245 0 0
WreadyKnown_A 150237577 118900245 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 150237577 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 150237577 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 150237577 118900245 0 0
T1 248313 246300 0 0
T2 13824 13824 0 0
T3 103433 553968 0 0
T4 15856 15856 0 0
T6 33474 0 0 0
T7 798643 478956 0 0
T8 121907 0 0 0
T9 85742 0 0 0
T11 155955 155546 0 0
T12 20491 20491 0 0
T13 0 78348 0 0
T15 0 16319 0 0
T16 0 38516 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 150237577 118900245 0 0
T1 248313 246300 0 0
T2 13824 13824 0 0
T3 103433 553968 0 0
T4 15856 15856 0 0
T6 33474 0 0 0
T7 798643 478956 0 0
T8 121907 0 0 0
T9 85742 0 0 0
T11 155955 155546 0 0
T12 20491 20491 0 0
T13 0 78348 0 0
T15 0 16319 0 0
T16 0 38516 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 150237577 118900245 0 0
T1 248313 246300 0 0
T2 13824 13824 0 0
T3 103433 553968 0 0
T4 15856 15856 0 0
T6 33474 0 0 0
T7 798643 478956 0 0
T8 121907 0 0 0
T9 85742 0 0 0
T11 155955 155546 0 0
T12 20491 20491 0 0
T13 0 78348 0 0
T15 0 16319 0 0
T16 0 38516 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 150237577 0 0 0

Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
140 1 1


Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
TotalCoveredPercent
Conditions221777.27
Logical221777.27
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT3,T7,T8
10CoveredT1,T2,T3
11CoveredT3,T6,T7

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT3,T6,T7
10Not Covered
11CoveredT3,T7,T8

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT3,T6,T7
101Not Covered
110Not Covered
111CoveredT3,T7,T8

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT3,T7,T8
101CoveredT3,T7,T8
110Not Covered
111CoveredT3,T7,T8

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT3,T7,T8

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT3,T7,T8

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT3,T7,T8
10CoveredT3,T7,T8
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 130 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T3,T7,T8
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T3,T6,T7
0 0 Covered T3,T6,T7


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T3,T7,T8
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 150237577 6197433 0 0
DepthKnown_A 150237577 29899027 0 0
RvalidKnown_A 150237577 29899027 0 0
WreadyKnown_A 150237577 29899027 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 150237577 6197433 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 150237577 6197433 0 0
T3 103433 104198 0 0
T4 15856 0 0 0
T6 33474 0 0 0
T7 798643 58403 0 0
T8 121907 42980 0 0
T9 85742 0 0 0
T11 155955 0 0 0
T12 20491 0 0 0
T13 78688 0 0 0
T15 16425 0 0 0
T18 0 22236 0 0
T26 0 32678 0 0
T27 0 32750 0 0
T28 0 44882 0 0
T45 0 424 0 0
T46 0 337 0 0
T47 0 21432 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 150237577 29899027 0 0
T3 103433 466752 0 0
T4 15856 0 0 0
T6 33474 31640 0 0
T7 798643 312720 0 0
T8 121907 117440 0 0
T9 85742 82672 0 0
T11 155955 0 0 0
T12 20491 0 0 0
T13 78688 0 0 0
T15 16425 0 0 0
T24 0 99904 0 0
T25 0 936 0 0
T26 0 102776 0 0
T27 0 75584 0 0
T28 0 227208 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 150237577 29899027 0 0
T3 103433 466752 0 0
T4 15856 0 0 0
T6 33474 31640 0 0
T7 798643 312720 0 0
T8 121907 117440 0 0
T9 85742 82672 0 0
T11 155955 0 0 0
T12 20491 0 0 0
T13 78688 0 0 0
T15 16425 0 0 0
T24 0 99904 0 0
T25 0 936 0 0
T26 0 102776 0 0
T27 0 75584 0 0
T28 0 227208 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 150237577 29899027 0 0
T3 103433 466752 0 0
T4 15856 0 0 0
T6 33474 31640 0 0
T7 798643 312720 0 0
T8 121907 117440 0 0
T9 85742 82672 0 0
T11 155955 0 0 0
T12 20491 0 0 0
T13 78688 0 0 0
T15 16425 0 0 0
T24 0 99904 0 0
T25 0 936 0 0
T26 0 102776 0 0
T27 0 75584 0 0
T28 0 227208 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 150237577 6197433 0 0
T3 103433 104198 0 0
T4 15856 0 0 0
T6 33474 0 0 0
T7 798643 58403 0 0
T8 121907 42980 0 0
T9 85742 0 0 0
T11 155955 0 0 0
T12 20491 0 0 0
T13 78688 0 0 0
T15 16425 0 0 0
T18 0 22236 0 0
T26 0 32678 0 0
T27 0 32750 0 0
T28 0 44882 0 0
T45 0 424 0 0
T46 0 337 0 0
T47 0 21432 0 0

Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
TotalCoveredPercent
Conditions16956.25
Logical16956.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT3,T6,T7

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT3,T6,T7
10Not Covered
11CoveredT3,T7,T8

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT3,T6,T7
101Not Covered
110Not Covered
111CoveredT3,T7,T8

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111CoveredT3,T7,T8

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT3,T7,T8
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T3,T7,T8


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T3,T6,T7
0 0 Covered T3,T6,T7


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T3,T7,T8
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 150237577 199197 0 0
DepthKnown_A 150237577 29899027 0 0
RvalidKnown_A 150237577 29899027 0 0
WreadyKnown_A 150237577 29899027 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 150237577 199197 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 150237577 199197 0 0
T3 103433 3364 0 0
T4 15856 0 0 0
T6 33474 0 0 0
T7 798643 1875 0 0
T8 121907 1379 0 0
T9 85742 0 0 0
T11 155955 0 0 0
T12 20491 0 0 0
T13 78688 0 0 0
T15 16425 0 0 0
T18 0 716 0 0
T26 0 1048 0 0
T27 0 1052 0 0
T28 0 1442 0 0
T45 0 13 0 0
T46 0 10 0 0
T47 0 695 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 150237577 29899027 0 0
T3 103433 466752 0 0
T4 15856 0 0 0
T6 33474 31640 0 0
T7 798643 312720 0 0
T8 121907 117440 0 0
T9 85742 82672 0 0
T11 155955 0 0 0
T12 20491 0 0 0
T13 78688 0 0 0
T15 16425 0 0 0
T24 0 99904 0 0
T25 0 936 0 0
T26 0 102776 0 0
T27 0 75584 0 0
T28 0 227208 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 150237577 29899027 0 0
T3 103433 466752 0 0
T4 15856 0 0 0
T6 33474 31640 0 0
T7 798643 312720 0 0
T8 121907 117440 0 0
T9 85742 82672 0 0
T11 155955 0 0 0
T12 20491 0 0 0
T13 78688 0 0 0
T15 16425 0 0 0
T24 0 99904 0 0
T25 0 936 0 0
T26 0 102776 0 0
T27 0 75584 0 0
T28 0 227208 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 150237577 29899027 0 0
T3 103433 466752 0 0
T4 15856 0 0 0
T6 33474 31640 0 0
T7 798643 312720 0 0
T8 121907 117440 0 0
T9 85742 82672 0 0
T11 155955 0 0 0
T12 20491 0 0 0
T13 78688 0 0 0
T15 16425 0 0 0
T24 0 99904 0 0
T25 0 936 0 0
T26 0 102776 0 0
T27 0 75584 0 0
T28 0 227208 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 150237577 199197 0 0
T3 103433 3364 0 0
T4 15856 0 0 0
T6 33474 0 0 0
T7 798643 1875 0 0
T8 121907 1379 0 0
T9 85742 0 0 0
T11 155955 0 0 0
T12 20491 0 0 0
T13 78688 0 0 0
T15 16425 0 0 0
T18 0 716 0 0
T26 0 1048 0 0
T27 0 1052 0 0
T28 0 1442 0 0
T45 0 13 0 0
T46 0 10 0 0
T47 0 695 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T3

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T2,T3

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T3,T4
110Not Covered
111CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 423130597 3351265 0 0
DepthKnown_A 423130597 423040400 0 0
RvalidKnown_A 423130597 423040400 0 0
WreadyKnown_A 423130597 423040400 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 423130597 3351265 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423130597 3351265 0 0
T1 759295 4992 0 0
T2 113815 832 0 0
T3 153085 9984 0 0
T4 8919 839 0 0
T5 1192 0 0 0
T6 39016 0 0 0
T7 449485 4992 0 0
T8 727194 0 0 0
T9 676824 0 0 0
T10 2528 100 0 0
T11 0 832 0 0
T12 0 832 0 0
T13 0 832 0 0
T15 0 832 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423130597 423040400 0 0
T1 759295 759226 0 0
T2 113815 113719 0 0
T3 153085 153053 0 0
T4 8919 8829 0 0
T5 1192 1136 0 0
T6 39016 38933 0 0
T7 449485 449315 0 0
T8 727194 727100 0 0
T9 676824 676748 0 0
T10 2528 2446 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423130597 423040400 0 0
T1 759295 759226 0 0
T2 113815 113719 0 0
T3 153085 153053 0 0
T4 8919 8829 0 0
T5 1192 1136 0 0
T6 39016 38933 0 0
T7 449485 449315 0 0
T8 727194 727100 0 0
T9 676824 676748 0 0
T10 2528 2446 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423130597 423040400 0 0
T1 759295 759226 0 0
T2 113815 113719 0 0
T3 153085 153053 0 0
T4 8919 8829 0 0
T5 1192 1136 0 0
T6 39016 38933 0 0
T7 449485 449315 0 0
T8 727194 727100 0 0
T9 676824 676748 0 0
T10 2528 2446 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 423130597 3351265 0 0
T1 759295 4992 0 0
T2 113815 832 0 0
T3 153085 9984 0 0
T4 8919 839 0 0
T5 1192 0 0 0
T6 39016 0 0 0
T7 449485 4992 0 0
T8 727194 0 0 0
T9 676824 0 0 0
T10 2528 100 0 0
T11 0 832 0 0
T12 0 832 0 0
T13 0 832 0 0
T15 0 832 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL151280.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN108100.00
ALWAYS1112150.00
CONT_ASSIGN11611100.00
CONT_ASSIGN133100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 0 1
111 1 1
112 0 1
MISSING_ELSE
116 1 1
133 0 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
TotalCoveredPercent
Conditions16531.25
Logical16531.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 7 5 71.43
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 123 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 423130597 0 0 0
DepthKnown_A 423130597 423040400 0 0
RvalidKnown_A 423130597 423040400 0 0
WreadyKnown_A 423130597 423040400 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 423130597 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423130597 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423130597 423040400 0 0
T1 759295 759226 0 0
T2 113815 113719 0 0
T3 153085 153053 0 0
T4 8919 8829 0 0
T5 1192 1136 0 0
T6 39016 38933 0 0
T7 449485 449315 0 0
T8 727194 727100 0 0
T9 676824 676748 0 0
T10 2528 2446 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423130597 423040400 0 0
T1 759295 759226 0 0
T2 113815 113719 0 0
T3 153085 153053 0 0
T4 8919 8829 0 0
T5 1192 1136 0 0
T6 39016 38933 0 0
T7 449485 449315 0 0
T8 727194 727100 0 0
T9 676824 676748 0 0
T10 2528 2446 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 423130597 423040400 0 0
T1 759295 759226 0 0
T2 113815 113719 0 0
T3 153085 153053 0 0
T4 8919 8829 0 0
T5 1192 1136 0 0
T6 39016 38933 0 0
T7 449485 449315 0 0
T8 727194 727100 0 0
T9 676824 676748 0 0
T10 2528 2446 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 423130597 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%