Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T7 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T4,T7 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T4,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T7 |
1 | 0 | Covered | T3,T4,T7 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T4,T7 |
0 |
0 |
Covered |
T3,T4,T7 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T7 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135172308 |
20193469 |
0 |
0 |
T3 |
119518 |
223282 |
0 |
0 |
T4 |
728813 |
97776 |
0 |
0 |
T7 |
926998 |
208237 |
0 |
0 |
T8 |
479085 |
137752 |
0 |
0 |
T9 |
51783 |
30694 |
0 |
0 |
T10 |
35429 |
3854 |
0 |
0 |
T11 |
13824 |
12706 |
0 |
0 |
T12 |
21140 |
338 |
0 |
0 |
T13 |
40010 |
0 |
0 |
0 |
T14 |
531286 |
76853 |
0 |
0 |
T49 |
0 |
31190 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135172308 |
107962890 |
0 |
0 |
T3 |
119518 |
634632 |
0 |
0 |
T4 |
728813 |
682573 |
0 |
0 |
T7 |
926998 |
923891 |
0 |
0 |
T8 |
479085 |
478488 |
0 |
0 |
T9 |
51783 |
51496 |
0 |
0 |
T10 |
35429 |
35082 |
0 |
0 |
T11 |
13824 |
13824 |
0 |
0 |
T12 |
21140 |
20840 |
0 |
0 |
T13 |
40010 |
39632 |
0 |
0 |
T14 |
531286 |
527830 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135172308 |
107962890 |
0 |
0 |
T3 |
119518 |
634632 |
0 |
0 |
T4 |
728813 |
682573 |
0 |
0 |
T7 |
926998 |
923891 |
0 |
0 |
T8 |
479085 |
478488 |
0 |
0 |
T9 |
51783 |
51496 |
0 |
0 |
T10 |
35429 |
35082 |
0 |
0 |
T11 |
13824 |
13824 |
0 |
0 |
T12 |
21140 |
20840 |
0 |
0 |
T13 |
40010 |
39632 |
0 |
0 |
T14 |
531286 |
527830 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135172308 |
107962890 |
0 |
0 |
T3 |
119518 |
634632 |
0 |
0 |
T4 |
728813 |
682573 |
0 |
0 |
T7 |
926998 |
923891 |
0 |
0 |
T8 |
479085 |
478488 |
0 |
0 |
T9 |
51783 |
51496 |
0 |
0 |
T10 |
35429 |
35082 |
0 |
0 |
T11 |
13824 |
13824 |
0 |
0 |
T12 |
21140 |
20840 |
0 |
0 |
T13 |
40010 |
39632 |
0 |
0 |
T14 |
531286 |
527830 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135172308 |
20193469 |
0 |
0 |
T3 |
119518 |
223282 |
0 |
0 |
T4 |
728813 |
97776 |
0 |
0 |
T7 |
926998 |
208237 |
0 |
0 |
T8 |
479085 |
137752 |
0 |
0 |
T9 |
51783 |
30694 |
0 |
0 |
T10 |
35429 |
3854 |
0 |
0 |
T11 |
13824 |
12706 |
0 |
0 |
T12 |
21140 |
338 |
0 |
0 |
T13 |
40010 |
0 |
0 |
0 |
T14 |
531286 |
76853 |
0 |
0 |
T49 |
0 |
31190 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T7 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T4,T7 |
1 | 0 | 1 | Covered | T3,T4,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T4,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T7 |
1 | 0 | Covered | T3,T4,T7 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T4,T7 |
0 |
0 |
Covered |
T3,T4,T7 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T7 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135172308 |
21220512 |
0 |
0 |
T3 |
119518 |
234493 |
0 |
0 |
T4 |
728813 |
101575 |
0 |
0 |
T7 |
926998 |
220356 |
0 |
0 |
T8 |
479085 |
145739 |
0 |
0 |
T9 |
51783 |
31680 |
0 |
0 |
T10 |
35429 |
4106 |
0 |
0 |
T11 |
13824 |
13536 |
0 |
0 |
T12 |
21140 |
376 |
0 |
0 |
T13 |
40010 |
0 |
0 |
0 |
T14 |
531286 |
79962 |
0 |
0 |
T49 |
0 |
32506 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135172308 |
107962890 |
0 |
0 |
T3 |
119518 |
634632 |
0 |
0 |
T4 |
728813 |
682573 |
0 |
0 |
T7 |
926998 |
923891 |
0 |
0 |
T8 |
479085 |
478488 |
0 |
0 |
T9 |
51783 |
51496 |
0 |
0 |
T10 |
35429 |
35082 |
0 |
0 |
T11 |
13824 |
13824 |
0 |
0 |
T12 |
21140 |
20840 |
0 |
0 |
T13 |
40010 |
39632 |
0 |
0 |
T14 |
531286 |
527830 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135172308 |
107962890 |
0 |
0 |
T3 |
119518 |
634632 |
0 |
0 |
T4 |
728813 |
682573 |
0 |
0 |
T7 |
926998 |
923891 |
0 |
0 |
T8 |
479085 |
478488 |
0 |
0 |
T9 |
51783 |
51496 |
0 |
0 |
T10 |
35429 |
35082 |
0 |
0 |
T11 |
13824 |
13824 |
0 |
0 |
T12 |
21140 |
20840 |
0 |
0 |
T13 |
40010 |
39632 |
0 |
0 |
T14 |
531286 |
527830 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135172308 |
107962890 |
0 |
0 |
T3 |
119518 |
634632 |
0 |
0 |
T4 |
728813 |
682573 |
0 |
0 |
T7 |
926998 |
923891 |
0 |
0 |
T8 |
479085 |
478488 |
0 |
0 |
T9 |
51783 |
51496 |
0 |
0 |
T10 |
35429 |
35082 |
0 |
0 |
T11 |
13824 |
13824 |
0 |
0 |
T12 |
21140 |
20840 |
0 |
0 |
T13 |
40010 |
39632 |
0 |
0 |
T14 |
531286 |
527830 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135172308 |
21220512 |
0 |
0 |
T3 |
119518 |
234493 |
0 |
0 |
T4 |
728813 |
101575 |
0 |
0 |
T7 |
926998 |
220356 |
0 |
0 |
T8 |
479085 |
145739 |
0 |
0 |
T9 |
51783 |
31680 |
0 |
0 |
T10 |
35429 |
4106 |
0 |
0 |
T11 |
13824 |
13536 |
0 |
0 |
T12 |
21140 |
376 |
0 |
0 |
T13 |
40010 |
0 |
0 |
0 |
T14 |
531286 |
79962 |
0 |
0 |
T49 |
0 |
32506 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T7 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T4,T7 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T4,T7 |
0 |
0 |
Covered |
T3,T4,T7 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135172308 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135172308 |
107962890 |
0 |
0 |
T3 |
119518 |
634632 |
0 |
0 |
T4 |
728813 |
682573 |
0 |
0 |
T7 |
926998 |
923891 |
0 |
0 |
T8 |
479085 |
478488 |
0 |
0 |
T9 |
51783 |
51496 |
0 |
0 |
T10 |
35429 |
35082 |
0 |
0 |
T11 |
13824 |
13824 |
0 |
0 |
T12 |
21140 |
20840 |
0 |
0 |
T13 |
40010 |
39632 |
0 |
0 |
T14 |
531286 |
527830 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135172308 |
107962890 |
0 |
0 |
T3 |
119518 |
634632 |
0 |
0 |
T4 |
728813 |
682573 |
0 |
0 |
T7 |
926998 |
923891 |
0 |
0 |
T8 |
479085 |
478488 |
0 |
0 |
T9 |
51783 |
51496 |
0 |
0 |
T10 |
35429 |
35082 |
0 |
0 |
T11 |
13824 |
13824 |
0 |
0 |
T12 |
21140 |
20840 |
0 |
0 |
T13 |
40010 |
39632 |
0 |
0 |
T14 |
531286 |
527830 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135172308 |
107962890 |
0 |
0 |
T3 |
119518 |
634632 |
0 |
0 |
T4 |
728813 |
682573 |
0 |
0 |
T7 |
926998 |
923891 |
0 |
0 |
T8 |
479085 |
478488 |
0 |
0 |
T9 |
51783 |
51496 |
0 |
0 |
T10 |
35429 |
35082 |
0 |
0 |
T11 |
13824 |
13824 |
0 |
0 |
T12 |
21140 |
20840 |
0 |
0 |
T13 |
40010 |
39632 |
0 |
0 |
T14 |
531286 |
527830 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135172308 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T30 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T30 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T30 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T4,T30 |
1 | 0 | 1 | Covered | T3,T4,T30 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T30 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T4,T30 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T30 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T30 |
1 | 0 | Covered | T3,T4,T30 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T30 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T30 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135172308 |
5371798 |
0 |
0 |
T3 |
119518 |
56933 |
0 |
0 |
T4 |
728813 |
3816 |
0 |
0 |
T7 |
926998 |
0 |
0 |
0 |
T8 |
479085 |
0 |
0 |
0 |
T9 |
51783 |
0 |
0 |
0 |
T10 |
35429 |
0 |
0 |
0 |
T11 |
13824 |
0 |
0 |
0 |
T12 |
21140 |
0 |
0 |
0 |
T13 |
40010 |
0 |
0 |
0 |
T14 |
531286 |
0 |
0 |
0 |
T15 |
0 |
57782 |
0 |
0 |
T25 |
0 |
58851 |
0 |
0 |
T26 |
0 |
16114 |
0 |
0 |
T30 |
0 |
46261 |
0 |
0 |
T32 |
0 |
17206 |
0 |
0 |
T35 |
0 |
38194 |
0 |
0 |
T38 |
0 |
27054 |
0 |
0 |
T39 |
0 |
20509 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135172308 |
25987786 |
0 |
0 |
T2 |
1488 |
1488 |
0 |
0 |
T3 |
119518 |
550744 |
0 |
0 |
T4 |
728813 |
41224 |
0 |
0 |
T7 |
926998 |
0 |
0 |
0 |
T8 |
479085 |
0 |
0 |
0 |
T9 |
51783 |
0 |
0 |
0 |
T10 |
35429 |
0 |
0 |
0 |
T11 |
13824 |
0 |
0 |
0 |
T12 |
21140 |
0 |
0 |
0 |
T13 |
40010 |
0 |
0 |
0 |
T30 |
0 |
401032 |
0 |
0 |
T32 |
0 |
41048 |
0 |
0 |
T33 |
0 |
216 |
0 |
0 |
T35 |
0 |
78776 |
0 |
0 |
T36 |
0 |
72 |
0 |
0 |
T37 |
0 |
936 |
0 |
0 |
T38 |
0 |
69184 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135172308 |
25987786 |
0 |
0 |
T2 |
1488 |
1488 |
0 |
0 |
T3 |
119518 |
550744 |
0 |
0 |
T4 |
728813 |
41224 |
0 |
0 |
T7 |
926998 |
0 |
0 |
0 |
T8 |
479085 |
0 |
0 |
0 |
T9 |
51783 |
0 |
0 |
0 |
T10 |
35429 |
0 |
0 |
0 |
T11 |
13824 |
0 |
0 |
0 |
T12 |
21140 |
0 |
0 |
0 |
T13 |
40010 |
0 |
0 |
0 |
T30 |
0 |
401032 |
0 |
0 |
T32 |
0 |
41048 |
0 |
0 |
T33 |
0 |
216 |
0 |
0 |
T35 |
0 |
78776 |
0 |
0 |
T36 |
0 |
72 |
0 |
0 |
T37 |
0 |
936 |
0 |
0 |
T38 |
0 |
69184 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135172308 |
25987786 |
0 |
0 |
T2 |
1488 |
1488 |
0 |
0 |
T3 |
119518 |
550744 |
0 |
0 |
T4 |
728813 |
41224 |
0 |
0 |
T7 |
926998 |
0 |
0 |
0 |
T8 |
479085 |
0 |
0 |
0 |
T9 |
51783 |
0 |
0 |
0 |
T10 |
35429 |
0 |
0 |
0 |
T11 |
13824 |
0 |
0 |
0 |
T12 |
21140 |
0 |
0 |
0 |
T13 |
40010 |
0 |
0 |
0 |
T30 |
0 |
401032 |
0 |
0 |
T32 |
0 |
41048 |
0 |
0 |
T33 |
0 |
216 |
0 |
0 |
T35 |
0 |
78776 |
0 |
0 |
T36 |
0 |
72 |
0 |
0 |
T37 |
0 |
936 |
0 |
0 |
T38 |
0 |
69184 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135172308 |
5371798 |
0 |
0 |
T3 |
119518 |
56933 |
0 |
0 |
T4 |
728813 |
3816 |
0 |
0 |
T7 |
926998 |
0 |
0 |
0 |
T8 |
479085 |
0 |
0 |
0 |
T9 |
51783 |
0 |
0 |
0 |
T10 |
35429 |
0 |
0 |
0 |
T11 |
13824 |
0 |
0 |
0 |
T12 |
21140 |
0 |
0 |
0 |
T13 |
40010 |
0 |
0 |
0 |
T14 |
531286 |
0 |
0 |
0 |
T15 |
0 |
57782 |
0 |
0 |
T25 |
0 |
58851 |
0 |
0 |
T26 |
0 |
16114 |
0 |
0 |
T30 |
0 |
46261 |
0 |
0 |
T32 |
0 |
17206 |
0 |
0 |
T35 |
0 |
38194 |
0 |
0 |
T38 |
0 |
27054 |
0 |
0 |
T39 |
0 |
20509 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T30 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T30 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T30 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T4,T30 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T4,T30 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T30 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135172308 |
172624 |
0 |
0 |
T3 |
119518 |
1833 |
0 |
0 |
T4 |
728813 |
124 |
0 |
0 |
T7 |
926998 |
0 |
0 |
0 |
T8 |
479085 |
0 |
0 |
0 |
T9 |
51783 |
0 |
0 |
0 |
T10 |
35429 |
0 |
0 |
0 |
T11 |
13824 |
0 |
0 |
0 |
T12 |
21140 |
0 |
0 |
0 |
T13 |
40010 |
0 |
0 |
0 |
T14 |
531286 |
0 |
0 |
0 |
T15 |
0 |
1853 |
0 |
0 |
T25 |
0 |
1889 |
0 |
0 |
T26 |
0 |
518 |
0 |
0 |
T30 |
0 |
1490 |
0 |
0 |
T32 |
0 |
558 |
0 |
0 |
T35 |
0 |
1223 |
0 |
0 |
T38 |
0 |
871 |
0 |
0 |
T39 |
0 |
651 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135172308 |
25987786 |
0 |
0 |
T2 |
1488 |
1488 |
0 |
0 |
T3 |
119518 |
550744 |
0 |
0 |
T4 |
728813 |
41224 |
0 |
0 |
T7 |
926998 |
0 |
0 |
0 |
T8 |
479085 |
0 |
0 |
0 |
T9 |
51783 |
0 |
0 |
0 |
T10 |
35429 |
0 |
0 |
0 |
T11 |
13824 |
0 |
0 |
0 |
T12 |
21140 |
0 |
0 |
0 |
T13 |
40010 |
0 |
0 |
0 |
T30 |
0 |
401032 |
0 |
0 |
T32 |
0 |
41048 |
0 |
0 |
T33 |
0 |
216 |
0 |
0 |
T35 |
0 |
78776 |
0 |
0 |
T36 |
0 |
72 |
0 |
0 |
T37 |
0 |
936 |
0 |
0 |
T38 |
0 |
69184 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135172308 |
25987786 |
0 |
0 |
T2 |
1488 |
1488 |
0 |
0 |
T3 |
119518 |
550744 |
0 |
0 |
T4 |
728813 |
41224 |
0 |
0 |
T7 |
926998 |
0 |
0 |
0 |
T8 |
479085 |
0 |
0 |
0 |
T9 |
51783 |
0 |
0 |
0 |
T10 |
35429 |
0 |
0 |
0 |
T11 |
13824 |
0 |
0 |
0 |
T12 |
21140 |
0 |
0 |
0 |
T13 |
40010 |
0 |
0 |
0 |
T30 |
0 |
401032 |
0 |
0 |
T32 |
0 |
41048 |
0 |
0 |
T33 |
0 |
216 |
0 |
0 |
T35 |
0 |
78776 |
0 |
0 |
T36 |
0 |
72 |
0 |
0 |
T37 |
0 |
936 |
0 |
0 |
T38 |
0 |
69184 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135172308 |
25987786 |
0 |
0 |
T2 |
1488 |
1488 |
0 |
0 |
T3 |
119518 |
550744 |
0 |
0 |
T4 |
728813 |
41224 |
0 |
0 |
T7 |
926998 |
0 |
0 |
0 |
T8 |
479085 |
0 |
0 |
0 |
T9 |
51783 |
0 |
0 |
0 |
T10 |
35429 |
0 |
0 |
0 |
T11 |
13824 |
0 |
0 |
0 |
T12 |
21140 |
0 |
0 |
0 |
T13 |
40010 |
0 |
0 |
0 |
T30 |
0 |
401032 |
0 |
0 |
T32 |
0 |
41048 |
0 |
0 |
T33 |
0 |
216 |
0 |
0 |
T35 |
0 |
78776 |
0 |
0 |
T36 |
0 |
72 |
0 |
0 |
T37 |
0 |
936 |
0 |
0 |
T38 |
0 |
69184 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135172308 |
172624 |
0 |
0 |
T3 |
119518 |
1833 |
0 |
0 |
T4 |
728813 |
124 |
0 |
0 |
T7 |
926998 |
0 |
0 |
0 |
T8 |
479085 |
0 |
0 |
0 |
T9 |
51783 |
0 |
0 |
0 |
T10 |
35429 |
0 |
0 |
0 |
T11 |
13824 |
0 |
0 |
0 |
T12 |
21140 |
0 |
0 |
0 |
T13 |
40010 |
0 |
0 |
0 |
T14 |
531286 |
0 |
0 |
0 |
T15 |
0 |
1853 |
0 |
0 |
T25 |
0 |
1889 |
0 |
0 |
T26 |
0 |
518 |
0 |
0 |
T30 |
0 |
1490 |
0 |
0 |
T32 |
0 |
558 |
0 |
0 |
T35 |
0 |
1223 |
0 |
0 |
T38 |
0 |
871 |
0 |
0 |
T39 |
0 |
651 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T7 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T4,T7 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T4,T7 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
389733150 |
2788466 |
0 |
0 |
T3 |
404227 |
7488 |
0 |
0 |
T4 |
299530 |
12480 |
0 |
0 |
T5 |
1632 |
0 |
0 |
0 |
T6 |
1021 |
0 |
0 |
0 |
T7 |
289041 |
23884 |
0 |
0 |
T8 |
147402 |
9174 |
0 |
0 |
T9 |
27246 |
3703 |
0 |
0 |
T10 |
25834 |
832 |
0 |
0 |
T11 |
58688 |
832 |
0 |
0 |
T12 |
18739 |
3635 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
T14 |
0 |
19293 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
389733150 |
389644022 |
0 |
0 |
T1 |
798 |
709 |
0 |
0 |
T2 |
1488 |
1390 |
0 |
0 |
T3 |
404227 |
404165 |
0 |
0 |
T4 |
299530 |
299436 |
0 |
0 |
T5 |
1632 |
1582 |
0 |
0 |
T6 |
1021 |
962 |
0 |
0 |
T7 |
289041 |
289031 |
0 |
0 |
T8 |
147402 |
147397 |
0 |
0 |
T9 |
27246 |
27156 |
0 |
0 |
T10 |
25834 |
25778 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
389733150 |
389644022 |
0 |
0 |
T1 |
798 |
709 |
0 |
0 |
T2 |
1488 |
1390 |
0 |
0 |
T3 |
404227 |
404165 |
0 |
0 |
T4 |
299530 |
299436 |
0 |
0 |
T5 |
1632 |
1582 |
0 |
0 |
T6 |
1021 |
962 |
0 |
0 |
T7 |
289041 |
289031 |
0 |
0 |
T8 |
147402 |
147397 |
0 |
0 |
T9 |
27246 |
27156 |
0 |
0 |
T10 |
25834 |
25778 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
389733150 |
389644022 |
0 |
0 |
T1 |
798 |
709 |
0 |
0 |
T2 |
1488 |
1390 |
0 |
0 |
T3 |
404227 |
404165 |
0 |
0 |
T4 |
299530 |
299436 |
0 |
0 |
T5 |
1632 |
1582 |
0 |
0 |
T6 |
1021 |
962 |
0 |
0 |
T7 |
289041 |
289031 |
0 |
0 |
T8 |
147402 |
147397 |
0 |
0 |
T9 |
27246 |
27156 |
0 |
0 |
T10 |
25834 |
25778 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
389733150 |
2788466 |
0 |
0 |
T3 |
404227 |
7488 |
0 |
0 |
T4 |
299530 |
12480 |
0 |
0 |
T5 |
1632 |
0 |
0 |
0 |
T6 |
1021 |
0 |
0 |
0 |
T7 |
289041 |
23884 |
0 |
0 |
T8 |
147402 |
9174 |
0 |
0 |
T9 |
27246 |
3703 |
0 |
0 |
T10 |
25834 |
832 |
0 |
0 |
T11 |
58688 |
832 |
0 |
0 |
T12 |
18739 |
3635 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
T14 |
0 |
19293 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
389733150 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
389733150 |
389644022 |
0 |
0 |
T1 |
798 |
709 |
0 |
0 |
T2 |
1488 |
1390 |
0 |
0 |
T3 |
404227 |
404165 |
0 |
0 |
T4 |
299530 |
299436 |
0 |
0 |
T5 |
1632 |
1582 |
0 |
0 |
T6 |
1021 |
962 |
0 |
0 |
T7 |
289041 |
289031 |
0 |
0 |
T8 |
147402 |
147397 |
0 |
0 |
T9 |
27246 |
27156 |
0 |
0 |
T10 |
25834 |
25778 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
389733150 |
389644022 |
0 |
0 |
T1 |
798 |
709 |
0 |
0 |
T2 |
1488 |
1390 |
0 |
0 |
T3 |
404227 |
404165 |
0 |
0 |
T4 |
299530 |
299436 |
0 |
0 |
T5 |
1632 |
1582 |
0 |
0 |
T6 |
1021 |
962 |
0 |
0 |
T7 |
289041 |
289031 |
0 |
0 |
T8 |
147402 |
147397 |
0 |
0 |
T9 |
27246 |
27156 |
0 |
0 |
T10 |
25834 |
25778 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
389733150 |
389644022 |
0 |
0 |
T1 |
798 |
709 |
0 |
0 |
T2 |
1488 |
1390 |
0 |
0 |
T3 |
404227 |
404165 |
0 |
0 |
T4 |
299530 |
299436 |
0 |
0 |
T5 |
1632 |
1582 |
0 |
0 |
T6 |
1021 |
962 |
0 |
0 |
T7 |
289041 |
289031 |
0 |
0 |
T8 |
147402 |
147397 |
0 |
0 |
T9 |
27246 |
27156 |
0 |
0 |
T10 |
25834 |
25778 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
389733150 |
0 |
0 |
0 |