Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T5,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T7 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T7,T10 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T5,T7 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T7,T10 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T5,T7,T10 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T7,T10 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T5,T7,T10 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T7,T10 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T10 |
1 | 0 | Covered | T5,T7,T10 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T10 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T4,T5,T7 |
0 |
0 |
Covered |
T4,T5,T7 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T10 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152067546 |
22267470 |
0 |
0 |
T5 |
87904 |
468 |
0 |
0 |
T6 |
216 |
0 |
0 |
0 |
T7 |
34164 |
6966 |
0 |
0 |
T8 |
6658 |
0 |
0 |
0 |
T9 |
80306 |
0 |
0 |
0 |
T10 |
11126 |
950 |
0 |
0 |
T11 |
4427 |
0 |
0 |
0 |
T12 |
10447 |
0 |
0 |
0 |
T13 |
192710 |
0 |
0 |
0 |
T14 |
0 |
78 |
0 |
0 |
T16 |
0 |
165176 |
0 |
0 |
T22 |
877 |
0 |
0 |
0 |
T23 |
0 |
227682 |
0 |
0 |
T31 |
0 |
12944 |
0 |
0 |
T41 |
0 |
10439 |
0 |
0 |
T42 |
0 |
46190 |
0 |
0 |
T49 |
0 |
53464 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152067546 |
123162524 |
0 |
0 |
T4 |
8302 |
8240 |
0 |
0 |
T5 |
87904 |
87904 |
0 |
0 |
T6 |
216 |
0 |
0 |
0 |
T7 |
34164 |
33734 |
0 |
0 |
T8 |
6658 |
6272 |
0 |
0 |
T9 |
80306 |
0 |
0 |
0 |
T10 |
11126 |
10910 |
0 |
0 |
T11 |
4427 |
4176 |
0 |
0 |
T12 |
10447 |
9920 |
0 |
0 |
T13 |
0 |
192256 |
0 |
0 |
T14 |
0 |
44912 |
0 |
0 |
T15 |
0 |
2800 |
0 |
0 |
T22 |
877 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152067546 |
123162524 |
0 |
0 |
T4 |
8302 |
8240 |
0 |
0 |
T5 |
87904 |
87904 |
0 |
0 |
T6 |
216 |
0 |
0 |
0 |
T7 |
34164 |
33734 |
0 |
0 |
T8 |
6658 |
6272 |
0 |
0 |
T9 |
80306 |
0 |
0 |
0 |
T10 |
11126 |
10910 |
0 |
0 |
T11 |
4427 |
4176 |
0 |
0 |
T12 |
10447 |
9920 |
0 |
0 |
T13 |
0 |
192256 |
0 |
0 |
T14 |
0 |
44912 |
0 |
0 |
T15 |
0 |
2800 |
0 |
0 |
T22 |
877 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152067546 |
123162524 |
0 |
0 |
T4 |
8302 |
8240 |
0 |
0 |
T5 |
87904 |
87904 |
0 |
0 |
T6 |
216 |
0 |
0 |
0 |
T7 |
34164 |
33734 |
0 |
0 |
T8 |
6658 |
6272 |
0 |
0 |
T9 |
80306 |
0 |
0 |
0 |
T10 |
11126 |
10910 |
0 |
0 |
T11 |
4427 |
4176 |
0 |
0 |
T12 |
10447 |
9920 |
0 |
0 |
T13 |
0 |
192256 |
0 |
0 |
T14 |
0 |
44912 |
0 |
0 |
T15 |
0 |
2800 |
0 |
0 |
T22 |
877 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152067546 |
22267470 |
0 |
0 |
T5 |
87904 |
468 |
0 |
0 |
T6 |
216 |
0 |
0 |
0 |
T7 |
34164 |
6966 |
0 |
0 |
T8 |
6658 |
0 |
0 |
0 |
T9 |
80306 |
0 |
0 |
0 |
T10 |
11126 |
950 |
0 |
0 |
T11 |
4427 |
0 |
0 |
0 |
T12 |
10447 |
0 |
0 |
0 |
T13 |
192710 |
0 |
0 |
0 |
T14 |
0 |
78 |
0 |
0 |
T16 |
0 |
165176 |
0 |
0 |
T22 |
877 |
0 |
0 |
0 |
T23 |
0 |
227682 |
0 |
0 |
T31 |
0 |
12944 |
0 |
0 |
T41 |
0 |
10439 |
0 |
0 |
T42 |
0 |
46190 |
0 |
0 |
T49 |
0 |
53464 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T5,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T7 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T7,T10 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T5,T7 |
1 | 0 | 1 | Covered | T5,T7,T10 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T7,T10 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T5,T7,T10 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T7,T10 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T5,T7,T10 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T7,T10 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T10 |
1 | 0 | Covered | T5,T7,T10 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T10 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T4,T5,T7 |
0 |
0 |
Covered |
T4,T5,T7 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T10 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152067546 |
23409457 |
0 |
0 |
T5 |
87904 |
528 |
0 |
0 |
T6 |
216 |
0 |
0 |
0 |
T7 |
34164 |
7430 |
0 |
0 |
T8 |
6658 |
0 |
0 |
0 |
T9 |
80306 |
0 |
0 |
0 |
T10 |
11126 |
1072 |
0 |
0 |
T11 |
4427 |
0 |
0 |
0 |
T12 |
10447 |
0 |
0 |
0 |
T13 |
192710 |
0 |
0 |
0 |
T14 |
0 |
76 |
0 |
0 |
T16 |
0 |
172904 |
0 |
0 |
T22 |
877 |
0 |
0 |
0 |
T23 |
0 |
239805 |
0 |
0 |
T31 |
0 |
13349 |
0 |
0 |
T41 |
0 |
11318 |
0 |
0 |
T42 |
0 |
48290 |
0 |
0 |
T49 |
0 |
55180 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152067546 |
123162524 |
0 |
0 |
T4 |
8302 |
8240 |
0 |
0 |
T5 |
87904 |
87904 |
0 |
0 |
T6 |
216 |
0 |
0 |
0 |
T7 |
34164 |
33734 |
0 |
0 |
T8 |
6658 |
6272 |
0 |
0 |
T9 |
80306 |
0 |
0 |
0 |
T10 |
11126 |
10910 |
0 |
0 |
T11 |
4427 |
4176 |
0 |
0 |
T12 |
10447 |
9920 |
0 |
0 |
T13 |
0 |
192256 |
0 |
0 |
T14 |
0 |
44912 |
0 |
0 |
T15 |
0 |
2800 |
0 |
0 |
T22 |
877 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152067546 |
123162524 |
0 |
0 |
T4 |
8302 |
8240 |
0 |
0 |
T5 |
87904 |
87904 |
0 |
0 |
T6 |
216 |
0 |
0 |
0 |
T7 |
34164 |
33734 |
0 |
0 |
T8 |
6658 |
6272 |
0 |
0 |
T9 |
80306 |
0 |
0 |
0 |
T10 |
11126 |
10910 |
0 |
0 |
T11 |
4427 |
4176 |
0 |
0 |
T12 |
10447 |
9920 |
0 |
0 |
T13 |
0 |
192256 |
0 |
0 |
T14 |
0 |
44912 |
0 |
0 |
T15 |
0 |
2800 |
0 |
0 |
T22 |
877 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152067546 |
123162524 |
0 |
0 |
T4 |
8302 |
8240 |
0 |
0 |
T5 |
87904 |
87904 |
0 |
0 |
T6 |
216 |
0 |
0 |
0 |
T7 |
34164 |
33734 |
0 |
0 |
T8 |
6658 |
6272 |
0 |
0 |
T9 |
80306 |
0 |
0 |
0 |
T10 |
11126 |
10910 |
0 |
0 |
T11 |
4427 |
4176 |
0 |
0 |
T12 |
10447 |
9920 |
0 |
0 |
T13 |
0 |
192256 |
0 |
0 |
T14 |
0 |
44912 |
0 |
0 |
T15 |
0 |
2800 |
0 |
0 |
T22 |
877 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152067546 |
23409457 |
0 |
0 |
T5 |
87904 |
528 |
0 |
0 |
T6 |
216 |
0 |
0 |
0 |
T7 |
34164 |
7430 |
0 |
0 |
T8 |
6658 |
0 |
0 |
0 |
T9 |
80306 |
0 |
0 |
0 |
T10 |
11126 |
1072 |
0 |
0 |
T11 |
4427 |
0 |
0 |
0 |
T12 |
10447 |
0 |
0 |
0 |
T13 |
192710 |
0 |
0 |
0 |
T14 |
0 |
76 |
0 |
0 |
T16 |
0 |
172904 |
0 |
0 |
T22 |
877 |
0 |
0 |
0 |
T23 |
0 |
239805 |
0 |
0 |
T31 |
0 |
13349 |
0 |
0 |
T41 |
0 |
11318 |
0 |
0 |
T42 |
0 |
48290 |
0 |
0 |
T49 |
0 |
55180 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T5,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T7 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T5,T7 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T4,T5,T7 |
0 |
0 |
Covered |
T4,T5,T7 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152067546 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152067546 |
123162524 |
0 |
0 |
T4 |
8302 |
8240 |
0 |
0 |
T5 |
87904 |
87904 |
0 |
0 |
T6 |
216 |
0 |
0 |
0 |
T7 |
34164 |
33734 |
0 |
0 |
T8 |
6658 |
6272 |
0 |
0 |
T9 |
80306 |
0 |
0 |
0 |
T10 |
11126 |
10910 |
0 |
0 |
T11 |
4427 |
4176 |
0 |
0 |
T12 |
10447 |
9920 |
0 |
0 |
T13 |
0 |
192256 |
0 |
0 |
T14 |
0 |
44912 |
0 |
0 |
T15 |
0 |
2800 |
0 |
0 |
T22 |
877 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152067546 |
123162524 |
0 |
0 |
T4 |
8302 |
8240 |
0 |
0 |
T5 |
87904 |
87904 |
0 |
0 |
T6 |
216 |
0 |
0 |
0 |
T7 |
34164 |
33734 |
0 |
0 |
T8 |
6658 |
6272 |
0 |
0 |
T9 |
80306 |
0 |
0 |
0 |
T10 |
11126 |
10910 |
0 |
0 |
T11 |
4427 |
4176 |
0 |
0 |
T12 |
10447 |
9920 |
0 |
0 |
T13 |
0 |
192256 |
0 |
0 |
T14 |
0 |
44912 |
0 |
0 |
T15 |
0 |
2800 |
0 |
0 |
T22 |
877 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152067546 |
123162524 |
0 |
0 |
T4 |
8302 |
8240 |
0 |
0 |
T5 |
87904 |
87904 |
0 |
0 |
T6 |
216 |
0 |
0 |
0 |
T7 |
34164 |
33734 |
0 |
0 |
T8 |
6658 |
6272 |
0 |
0 |
T9 |
80306 |
0 |
0 |
0 |
T10 |
11126 |
10910 |
0 |
0 |
T11 |
4427 |
4176 |
0 |
0 |
T12 |
10447 |
9920 |
0 |
0 |
T13 |
0 |
192256 |
0 |
0 |
T14 |
0 |
44912 |
0 |
0 |
T15 |
0 |
2800 |
0 |
0 |
T22 |
877 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152067546 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T27,T29,T30 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T27,T29,T30 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T27,T29,T30 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T27,T29,T30 |
1 | 0 | 1 | Covered | T27,T29,T30 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T27,T29,T30 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T27,T29,T30 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T27,T29,T30 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T27,T29,T30 |
1 | 0 | Covered | T27,T29,T30 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T27,T29,T30 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T27,T29,T30 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152067546 |
5691970 |
0 |
0 |
T15 |
3191 |
0 |
0 |
0 |
T16 |
110232 |
102363 |
0 |
0 |
T23 |
108223 |
31814 |
0 |
0 |
T26 |
0 |
11253 |
0 |
0 |
T27 |
2430 |
516 |
0 |
0 |
T29 |
280 |
100 |
0 |
0 |
T30 |
179193 |
73850 |
0 |
0 |
T31 |
176026 |
3340 |
0 |
0 |
T37 |
0 |
43238 |
0 |
0 |
T40 |
0 |
46752 |
0 |
0 |
T41 |
11998 |
0 |
0 |
0 |
T42 |
256621 |
0 |
0 |
0 |
T49 |
78503 |
0 |
0 |
0 |
T56 |
0 |
1493 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152067546 |
27578874 |
0 |
0 |
T1 |
55950 |
53768 |
0 |
0 |
T2 |
288 |
288 |
0 |
0 |
T3 |
829 |
648 |
0 |
0 |
T4 |
8302 |
0 |
0 |
0 |
T5 |
87904 |
0 |
0 |
0 |
T6 |
216 |
216 |
0 |
0 |
T7 |
34164 |
0 |
0 |
0 |
T8 |
6658 |
0 |
0 |
0 |
T9 |
80306 |
76472 |
0 |
0 |
T10 |
11126 |
0 |
0 |
0 |
T22 |
0 |
720 |
0 |
0 |
T27 |
0 |
1952 |
0 |
0 |
T29 |
0 |
280 |
0 |
0 |
T30 |
0 |
168912 |
0 |
0 |
T31 |
0 |
30056 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152067546 |
27578874 |
0 |
0 |
T1 |
55950 |
53768 |
0 |
0 |
T2 |
288 |
288 |
0 |
0 |
T3 |
829 |
648 |
0 |
0 |
T4 |
8302 |
0 |
0 |
0 |
T5 |
87904 |
0 |
0 |
0 |
T6 |
216 |
216 |
0 |
0 |
T7 |
34164 |
0 |
0 |
0 |
T8 |
6658 |
0 |
0 |
0 |
T9 |
80306 |
76472 |
0 |
0 |
T10 |
11126 |
0 |
0 |
0 |
T22 |
0 |
720 |
0 |
0 |
T27 |
0 |
1952 |
0 |
0 |
T29 |
0 |
280 |
0 |
0 |
T30 |
0 |
168912 |
0 |
0 |
T31 |
0 |
30056 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152067546 |
27578874 |
0 |
0 |
T1 |
55950 |
53768 |
0 |
0 |
T2 |
288 |
288 |
0 |
0 |
T3 |
829 |
648 |
0 |
0 |
T4 |
8302 |
0 |
0 |
0 |
T5 |
87904 |
0 |
0 |
0 |
T6 |
216 |
216 |
0 |
0 |
T7 |
34164 |
0 |
0 |
0 |
T8 |
6658 |
0 |
0 |
0 |
T9 |
80306 |
76472 |
0 |
0 |
T10 |
11126 |
0 |
0 |
0 |
T22 |
0 |
720 |
0 |
0 |
T27 |
0 |
1952 |
0 |
0 |
T29 |
0 |
280 |
0 |
0 |
T30 |
0 |
168912 |
0 |
0 |
T31 |
0 |
30056 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152067546 |
5691970 |
0 |
0 |
T15 |
3191 |
0 |
0 |
0 |
T16 |
110232 |
102363 |
0 |
0 |
T23 |
108223 |
31814 |
0 |
0 |
T26 |
0 |
11253 |
0 |
0 |
T27 |
2430 |
516 |
0 |
0 |
T29 |
280 |
100 |
0 |
0 |
T30 |
179193 |
73850 |
0 |
0 |
T31 |
176026 |
3340 |
0 |
0 |
T37 |
0 |
43238 |
0 |
0 |
T40 |
0 |
46752 |
0 |
0 |
T41 |
11998 |
0 |
0 |
0 |
T42 |
256621 |
0 |
0 |
0 |
T49 |
78503 |
0 |
0 |
0 |
T56 |
0 |
1493 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T27,T29,T30 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T27,T29,T30 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T27,T29,T30 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T27,T29,T30 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T27,T29,T30 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T27,T29,T30 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152067546 |
182906 |
0 |
0 |
T15 |
3191 |
0 |
0 |
0 |
T16 |
110232 |
3286 |
0 |
0 |
T23 |
108223 |
1021 |
0 |
0 |
T26 |
0 |
362 |
0 |
0 |
T27 |
2430 |
17 |
0 |
0 |
T29 |
280 |
3 |
0 |
0 |
T30 |
179193 |
2367 |
0 |
0 |
T31 |
176026 |
109 |
0 |
0 |
T37 |
0 |
1384 |
0 |
0 |
T40 |
0 |
1508 |
0 |
0 |
T41 |
11998 |
0 |
0 |
0 |
T42 |
256621 |
0 |
0 |
0 |
T49 |
78503 |
0 |
0 |
0 |
T56 |
0 |
48 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152067546 |
27578874 |
0 |
0 |
T1 |
55950 |
53768 |
0 |
0 |
T2 |
288 |
288 |
0 |
0 |
T3 |
829 |
648 |
0 |
0 |
T4 |
8302 |
0 |
0 |
0 |
T5 |
87904 |
0 |
0 |
0 |
T6 |
216 |
216 |
0 |
0 |
T7 |
34164 |
0 |
0 |
0 |
T8 |
6658 |
0 |
0 |
0 |
T9 |
80306 |
76472 |
0 |
0 |
T10 |
11126 |
0 |
0 |
0 |
T22 |
0 |
720 |
0 |
0 |
T27 |
0 |
1952 |
0 |
0 |
T29 |
0 |
280 |
0 |
0 |
T30 |
0 |
168912 |
0 |
0 |
T31 |
0 |
30056 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152067546 |
27578874 |
0 |
0 |
T1 |
55950 |
53768 |
0 |
0 |
T2 |
288 |
288 |
0 |
0 |
T3 |
829 |
648 |
0 |
0 |
T4 |
8302 |
0 |
0 |
0 |
T5 |
87904 |
0 |
0 |
0 |
T6 |
216 |
216 |
0 |
0 |
T7 |
34164 |
0 |
0 |
0 |
T8 |
6658 |
0 |
0 |
0 |
T9 |
80306 |
76472 |
0 |
0 |
T10 |
11126 |
0 |
0 |
0 |
T22 |
0 |
720 |
0 |
0 |
T27 |
0 |
1952 |
0 |
0 |
T29 |
0 |
280 |
0 |
0 |
T30 |
0 |
168912 |
0 |
0 |
T31 |
0 |
30056 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152067546 |
27578874 |
0 |
0 |
T1 |
55950 |
53768 |
0 |
0 |
T2 |
288 |
288 |
0 |
0 |
T3 |
829 |
648 |
0 |
0 |
T4 |
8302 |
0 |
0 |
0 |
T5 |
87904 |
0 |
0 |
0 |
T6 |
216 |
216 |
0 |
0 |
T7 |
34164 |
0 |
0 |
0 |
T8 |
6658 |
0 |
0 |
0 |
T9 |
80306 |
76472 |
0 |
0 |
T10 |
11126 |
0 |
0 |
0 |
T22 |
0 |
720 |
0 |
0 |
T27 |
0 |
1952 |
0 |
0 |
T29 |
0 |
280 |
0 |
0 |
T30 |
0 |
168912 |
0 |
0 |
T31 |
0 |
30056 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152067546 |
182906 |
0 |
0 |
T15 |
3191 |
0 |
0 |
0 |
T16 |
110232 |
3286 |
0 |
0 |
T23 |
108223 |
1021 |
0 |
0 |
T26 |
0 |
362 |
0 |
0 |
T27 |
2430 |
17 |
0 |
0 |
T29 |
280 |
3 |
0 |
0 |
T30 |
179193 |
2367 |
0 |
0 |
T31 |
176026 |
109 |
0 |
0 |
T37 |
0 |
1384 |
0 |
0 |
T40 |
0 |
1508 |
0 |
0 |
T41 |
11998 |
0 |
0 |
0 |
T42 |
256621 |
0 |
0 |
0 |
T49 |
78503 |
0 |
0 |
0 |
T56 |
0 |
48 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T5,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T7 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T5,T7 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T5,T7 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
457290266 |
3181372 |
0 |
0 |
T4 |
58997 |
2551 |
0 |
0 |
T5 |
618215 |
832 |
0 |
0 |
T6 |
2614 |
0 |
0 |
0 |
T7 |
280316 |
2476 |
0 |
0 |
T8 |
23892 |
841 |
0 |
0 |
T9 |
51346 |
0 |
0 |
0 |
T10 |
38390 |
832 |
0 |
0 |
T11 |
11591 |
832 |
0 |
0 |
T12 |
12007 |
839 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
T15 |
0 |
832 |
0 |
0 |
T22 |
2571 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
457290266 |
457198687 |
0 |
0 |
T1 |
332814 |
332748 |
0 |
0 |
T2 |
2184 |
2110 |
0 |
0 |
T3 |
7460 |
7362 |
0 |
0 |
T4 |
58997 |
58937 |
0 |
0 |
T5 |
618215 |
618157 |
0 |
0 |
T6 |
2614 |
2525 |
0 |
0 |
T7 |
280316 |
280238 |
0 |
0 |
T8 |
23892 |
23809 |
0 |
0 |
T9 |
51346 |
51283 |
0 |
0 |
T10 |
38390 |
38294 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
457290266 |
457198687 |
0 |
0 |
T1 |
332814 |
332748 |
0 |
0 |
T2 |
2184 |
2110 |
0 |
0 |
T3 |
7460 |
7362 |
0 |
0 |
T4 |
58997 |
58937 |
0 |
0 |
T5 |
618215 |
618157 |
0 |
0 |
T6 |
2614 |
2525 |
0 |
0 |
T7 |
280316 |
280238 |
0 |
0 |
T8 |
23892 |
23809 |
0 |
0 |
T9 |
51346 |
51283 |
0 |
0 |
T10 |
38390 |
38294 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
457290266 |
457198687 |
0 |
0 |
T1 |
332814 |
332748 |
0 |
0 |
T2 |
2184 |
2110 |
0 |
0 |
T3 |
7460 |
7362 |
0 |
0 |
T4 |
58997 |
58937 |
0 |
0 |
T5 |
618215 |
618157 |
0 |
0 |
T6 |
2614 |
2525 |
0 |
0 |
T7 |
280316 |
280238 |
0 |
0 |
T8 |
23892 |
23809 |
0 |
0 |
T9 |
51346 |
51283 |
0 |
0 |
T10 |
38390 |
38294 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
457290266 |
3181372 |
0 |
0 |
T4 |
58997 |
2551 |
0 |
0 |
T5 |
618215 |
832 |
0 |
0 |
T6 |
2614 |
0 |
0 |
0 |
T7 |
280316 |
2476 |
0 |
0 |
T8 |
23892 |
841 |
0 |
0 |
T9 |
51346 |
0 |
0 |
0 |
T10 |
38390 |
832 |
0 |
0 |
T11 |
11591 |
832 |
0 |
0 |
T12 |
12007 |
839 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
T15 |
0 |
832 |
0 |
0 |
T22 |
2571 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
457290266 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
457290266 |
457198687 |
0 |
0 |
T1 |
332814 |
332748 |
0 |
0 |
T2 |
2184 |
2110 |
0 |
0 |
T3 |
7460 |
7362 |
0 |
0 |
T4 |
58997 |
58937 |
0 |
0 |
T5 |
618215 |
618157 |
0 |
0 |
T6 |
2614 |
2525 |
0 |
0 |
T7 |
280316 |
280238 |
0 |
0 |
T8 |
23892 |
23809 |
0 |
0 |
T9 |
51346 |
51283 |
0 |
0 |
T10 |
38390 |
38294 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
457290266 |
457198687 |
0 |
0 |
T1 |
332814 |
332748 |
0 |
0 |
T2 |
2184 |
2110 |
0 |
0 |
T3 |
7460 |
7362 |
0 |
0 |
T4 |
58997 |
58937 |
0 |
0 |
T5 |
618215 |
618157 |
0 |
0 |
T6 |
2614 |
2525 |
0 |
0 |
T7 |
280316 |
280238 |
0 |
0 |
T8 |
23892 |
23809 |
0 |
0 |
T9 |
51346 |
51283 |
0 |
0 |
T10 |
38390 |
38294 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
457290266 |
457198687 |
0 |
0 |
T1 |
332814 |
332748 |
0 |
0 |
T2 |
2184 |
2110 |
0 |
0 |
T3 |
7460 |
7362 |
0 |
0 |
T4 |
58997 |
58937 |
0 |
0 |
T5 |
618215 |
618157 |
0 |
0 |
T6 |
2614 |
2525 |
0 |
0 |
T7 |
280316 |
280238 |
0 |
0 |
T8 |
23892 |
23809 |
0 |
0 |
T9 |
51346 |
51283 |
0 |
0 |
T10 |
38390 |
38294 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
457290266 |
0 |
0 |
0 |