Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T4,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T3,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T4,T5 |
0 |
0 |
Covered |
T3,T4,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T5 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150920950 |
23441198 |
0 |
0 |
T3 |
13600 |
1339 |
0 |
0 |
T4 |
16060 |
14739 |
0 |
0 |
T5 |
18341 |
17200 |
0 |
0 |
T6 |
350693 |
17694 |
0 |
0 |
T7 |
59966 |
0 |
0 |
0 |
T8 |
400152 |
27553 |
0 |
0 |
T9 |
20036 |
0 |
0 |
0 |
T10 |
22531 |
0 |
0 |
0 |
T13 |
51549 |
35872 |
0 |
0 |
T14 |
16513 |
0 |
0 |
0 |
T15 |
0 |
141668 |
0 |
0 |
T16 |
0 |
17320 |
0 |
0 |
T26 |
0 |
93894 |
0 |
0 |
T27 |
0 |
104795 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150920950 |
125676970 |
0 |
0 |
T3 |
13600 |
13600 |
0 |
0 |
T4 |
16060 |
15862 |
0 |
0 |
T5 |
18341 |
18341 |
0 |
0 |
T6 |
350693 |
244888 |
0 |
0 |
T7 |
59966 |
0 |
0 |
0 |
T8 |
400152 |
303693 |
0 |
0 |
T9 |
20036 |
0 |
0 |
0 |
T10 |
22531 |
21872 |
0 |
0 |
T13 |
51549 |
51080 |
0 |
0 |
T14 |
16513 |
16304 |
0 |
0 |
T15 |
0 |
438658 |
0 |
0 |
T16 |
0 |
64416 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150920950 |
125676970 |
0 |
0 |
T3 |
13600 |
13600 |
0 |
0 |
T4 |
16060 |
15862 |
0 |
0 |
T5 |
18341 |
18341 |
0 |
0 |
T6 |
350693 |
244888 |
0 |
0 |
T7 |
59966 |
0 |
0 |
0 |
T8 |
400152 |
303693 |
0 |
0 |
T9 |
20036 |
0 |
0 |
0 |
T10 |
22531 |
21872 |
0 |
0 |
T13 |
51549 |
51080 |
0 |
0 |
T14 |
16513 |
16304 |
0 |
0 |
T15 |
0 |
438658 |
0 |
0 |
T16 |
0 |
64416 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150920950 |
125676970 |
0 |
0 |
T3 |
13600 |
13600 |
0 |
0 |
T4 |
16060 |
15862 |
0 |
0 |
T5 |
18341 |
18341 |
0 |
0 |
T6 |
350693 |
244888 |
0 |
0 |
T7 |
59966 |
0 |
0 |
0 |
T8 |
400152 |
303693 |
0 |
0 |
T9 |
20036 |
0 |
0 |
0 |
T10 |
22531 |
21872 |
0 |
0 |
T13 |
51549 |
51080 |
0 |
0 |
T14 |
16513 |
16304 |
0 |
0 |
T15 |
0 |
438658 |
0 |
0 |
T16 |
0 |
64416 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150920950 |
23441198 |
0 |
0 |
T3 |
13600 |
1339 |
0 |
0 |
T4 |
16060 |
14739 |
0 |
0 |
T5 |
18341 |
17200 |
0 |
0 |
T6 |
350693 |
17694 |
0 |
0 |
T7 |
59966 |
0 |
0 |
0 |
T8 |
400152 |
27553 |
0 |
0 |
T9 |
20036 |
0 |
0 |
0 |
T10 |
22531 |
0 |
0 |
0 |
T13 |
51549 |
35872 |
0 |
0 |
T14 |
16513 |
0 |
0 |
0 |
T15 |
0 |
141668 |
0 |
0 |
T16 |
0 |
17320 |
0 |
0 |
T26 |
0 |
93894 |
0 |
0 |
T27 |
0 |
104795 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T4,T5 |
1 | 0 | 1 | Covered | T3,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T3,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T4,T5 |
0 |
0 |
Covered |
T3,T4,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T5 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150920950 |
24636785 |
0 |
0 |
T3 |
13600 |
1424 |
0 |
0 |
T4 |
16060 |
15566 |
0 |
0 |
T5 |
18341 |
18069 |
0 |
0 |
T6 |
350693 |
18240 |
0 |
0 |
T7 |
59966 |
0 |
0 |
0 |
T8 |
400152 |
28547 |
0 |
0 |
T9 |
20036 |
0 |
0 |
0 |
T10 |
22531 |
0 |
0 |
0 |
T13 |
51549 |
38168 |
0 |
0 |
T14 |
16513 |
0 |
0 |
0 |
T15 |
0 |
147655 |
0 |
0 |
T16 |
0 |
18448 |
0 |
0 |
T26 |
0 |
96992 |
0 |
0 |
T27 |
0 |
110688 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150920950 |
125676970 |
0 |
0 |
T3 |
13600 |
13600 |
0 |
0 |
T4 |
16060 |
15862 |
0 |
0 |
T5 |
18341 |
18341 |
0 |
0 |
T6 |
350693 |
244888 |
0 |
0 |
T7 |
59966 |
0 |
0 |
0 |
T8 |
400152 |
303693 |
0 |
0 |
T9 |
20036 |
0 |
0 |
0 |
T10 |
22531 |
21872 |
0 |
0 |
T13 |
51549 |
51080 |
0 |
0 |
T14 |
16513 |
16304 |
0 |
0 |
T15 |
0 |
438658 |
0 |
0 |
T16 |
0 |
64416 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150920950 |
125676970 |
0 |
0 |
T3 |
13600 |
13600 |
0 |
0 |
T4 |
16060 |
15862 |
0 |
0 |
T5 |
18341 |
18341 |
0 |
0 |
T6 |
350693 |
244888 |
0 |
0 |
T7 |
59966 |
0 |
0 |
0 |
T8 |
400152 |
303693 |
0 |
0 |
T9 |
20036 |
0 |
0 |
0 |
T10 |
22531 |
21872 |
0 |
0 |
T13 |
51549 |
51080 |
0 |
0 |
T14 |
16513 |
16304 |
0 |
0 |
T15 |
0 |
438658 |
0 |
0 |
T16 |
0 |
64416 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150920950 |
125676970 |
0 |
0 |
T3 |
13600 |
13600 |
0 |
0 |
T4 |
16060 |
15862 |
0 |
0 |
T5 |
18341 |
18341 |
0 |
0 |
T6 |
350693 |
244888 |
0 |
0 |
T7 |
59966 |
0 |
0 |
0 |
T8 |
400152 |
303693 |
0 |
0 |
T9 |
20036 |
0 |
0 |
0 |
T10 |
22531 |
21872 |
0 |
0 |
T13 |
51549 |
51080 |
0 |
0 |
T14 |
16513 |
16304 |
0 |
0 |
T15 |
0 |
438658 |
0 |
0 |
T16 |
0 |
64416 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150920950 |
24636785 |
0 |
0 |
T3 |
13600 |
1424 |
0 |
0 |
T4 |
16060 |
15566 |
0 |
0 |
T5 |
18341 |
18069 |
0 |
0 |
T6 |
350693 |
18240 |
0 |
0 |
T7 |
59966 |
0 |
0 |
0 |
T8 |
400152 |
28547 |
0 |
0 |
T9 |
20036 |
0 |
0 |
0 |
T10 |
22531 |
0 |
0 |
0 |
T13 |
51549 |
38168 |
0 |
0 |
T14 |
16513 |
0 |
0 |
0 |
T15 |
0 |
147655 |
0 |
0 |
T16 |
0 |
18448 |
0 |
0 |
T26 |
0 |
96992 |
0 |
0 |
T27 |
0 |
110688 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T4,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T4,T5 |
0 |
0 |
Covered |
T3,T4,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150920950 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150920950 |
125676970 |
0 |
0 |
T3 |
13600 |
13600 |
0 |
0 |
T4 |
16060 |
15862 |
0 |
0 |
T5 |
18341 |
18341 |
0 |
0 |
T6 |
350693 |
244888 |
0 |
0 |
T7 |
59966 |
0 |
0 |
0 |
T8 |
400152 |
303693 |
0 |
0 |
T9 |
20036 |
0 |
0 |
0 |
T10 |
22531 |
21872 |
0 |
0 |
T13 |
51549 |
51080 |
0 |
0 |
T14 |
16513 |
16304 |
0 |
0 |
T15 |
0 |
438658 |
0 |
0 |
T16 |
0 |
64416 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150920950 |
125676970 |
0 |
0 |
T3 |
13600 |
13600 |
0 |
0 |
T4 |
16060 |
15862 |
0 |
0 |
T5 |
18341 |
18341 |
0 |
0 |
T6 |
350693 |
244888 |
0 |
0 |
T7 |
59966 |
0 |
0 |
0 |
T8 |
400152 |
303693 |
0 |
0 |
T9 |
20036 |
0 |
0 |
0 |
T10 |
22531 |
21872 |
0 |
0 |
T13 |
51549 |
51080 |
0 |
0 |
T14 |
16513 |
16304 |
0 |
0 |
T15 |
0 |
438658 |
0 |
0 |
T16 |
0 |
64416 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150920950 |
125676970 |
0 |
0 |
T3 |
13600 |
13600 |
0 |
0 |
T4 |
16060 |
15862 |
0 |
0 |
T5 |
18341 |
18341 |
0 |
0 |
T6 |
350693 |
244888 |
0 |
0 |
T7 |
59966 |
0 |
0 |
0 |
T8 |
400152 |
303693 |
0 |
0 |
T9 |
20036 |
0 |
0 |
0 |
T10 |
22531 |
21872 |
0 |
0 |
T13 |
51549 |
51080 |
0 |
0 |
T14 |
16513 |
16304 |
0 |
0 |
T15 |
0 |
438658 |
0 |
0 |
T16 |
0 |
64416 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150920950 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T6,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T6,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T6,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T6,T7 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T6,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T6,T8 |
1 | 0 | 1 | Covered | T1,T6,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T6,T8 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T6,T8 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T6,T8 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T6,T8 |
1 | 0 | Covered | T1,T6,T8 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T8 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T6,T7 |
0 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T8 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150920950 |
5343759 |
0 |
0 |
T1 |
52537 |
22848 |
0 |
0 |
T3 |
13600 |
0 |
0 |
0 |
T4 |
16060 |
0 |
0 |
0 |
T5 |
18341 |
0 |
0 |
0 |
T6 |
350693 |
45457 |
0 |
0 |
T7 |
59966 |
0 |
0 |
0 |
T8 |
400152 |
36917 |
0 |
0 |
T9 |
20036 |
702 |
0 |
0 |
T10 |
22531 |
0 |
0 |
0 |
T13 |
51549 |
0 |
0 |
0 |
T17 |
0 |
11305 |
0 |
0 |
T27 |
0 |
26362 |
0 |
0 |
T51 |
0 |
46625 |
0 |
0 |
T52 |
0 |
34268 |
0 |
0 |
T56 |
0 |
35349 |
0 |
0 |
T57 |
0 |
41768 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150920950 |
23940067 |
0 |
0 |
T1 |
52537 |
51032 |
0 |
0 |
T3 |
13600 |
0 |
0 |
0 |
T4 |
16060 |
0 |
0 |
0 |
T5 |
18341 |
0 |
0 |
0 |
T6 |
350693 |
101960 |
0 |
0 |
T7 |
59966 |
55592 |
0 |
0 |
T8 |
400152 |
89736 |
0 |
0 |
T9 |
20036 |
19760 |
0 |
0 |
T10 |
22531 |
0 |
0 |
0 |
T13 |
51549 |
0 |
0 |
0 |
T27 |
0 |
68696 |
0 |
0 |
T29 |
0 |
936 |
0 |
0 |
T30 |
0 |
34192 |
0 |
0 |
T31 |
0 |
81312 |
0 |
0 |
T33 |
0 |
384 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150920950 |
23940067 |
0 |
0 |
T1 |
52537 |
51032 |
0 |
0 |
T3 |
13600 |
0 |
0 |
0 |
T4 |
16060 |
0 |
0 |
0 |
T5 |
18341 |
0 |
0 |
0 |
T6 |
350693 |
101960 |
0 |
0 |
T7 |
59966 |
55592 |
0 |
0 |
T8 |
400152 |
89736 |
0 |
0 |
T9 |
20036 |
19760 |
0 |
0 |
T10 |
22531 |
0 |
0 |
0 |
T13 |
51549 |
0 |
0 |
0 |
T27 |
0 |
68696 |
0 |
0 |
T29 |
0 |
936 |
0 |
0 |
T30 |
0 |
34192 |
0 |
0 |
T31 |
0 |
81312 |
0 |
0 |
T33 |
0 |
384 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150920950 |
23940067 |
0 |
0 |
T1 |
52537 |
51032 |
0 |
0 |
T3 |
13600 |
0 |
0 |
0 |
T4 |
16060 |
0 |
0 |
0 |
T5 |
18341 |
0 |
0 |
0 |
T6 |
350693 |
101960 |
0 |
0 |
T7 |
59966 |
55592 |
0 |
0 |
T8 |
400152 |
89736 |
0 |
0 |
T9 |
20036 |
19760 |
0 |
0 |
T10 |
22531 |
0 |
0 |
0 |
T13 |
51549 |
0 |
0 |
0 |
T27 |
0 |
68696 |
0 |
0 |
T29 |
0 |
936 |
0 |
0 |
T30 |
0 |
34192 |
0 |
0 |
T31 |
0 |
81312 |
0 |
0 |
T33 |
0 |
384 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150920950 |
5343759 |
0 |
0 |
T1 |
52537 |
22848 |
0 |
0 |
T3 |
13600 |
0 |
0 |
0 |
T4 |
16060 |
0 |
0 |
0 |
T5 |
18341 |
0 |
0 |
0 |
T6 |
350693 |
45457 |
0 |
0 |
T7 |
59966 |
0 |
0 |
0 |
T8 |
400152 |
36917 |
0 |
0 |
T9 |
20036 |
702 |
0 |
0 |
T10 |
22531 |
0 |
0 |
0 |
T13 |
51549 |
0 |
0 |
0 |
T17 |
0 |
11305 |
0 |
0 |
T27 |
0 |
26362 |
0 |
0 |
T51 |
0 |
46625 |
0 |
0 |
T52 |
0 |
34268 |
0 |
0 |
T56 |
0 |
35349 |
0 |
0 |
T57 |
0 |
41768 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T6,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T6,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T6,T7 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T6,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T6,T8 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T6,T8 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T6,T8 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T6,T7 |
0 |
0 |
Covered |
T1,T6,T7 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T8 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150920950 |
171799 |
0 |
0 |
T1 |
52537 |
734 |
0 |
0 |
T3 |
13600 |
0 |
0 |
0 |
T4 |
16060 |
0 |
0 |
0 |
T5 |
18341 |
0 |
0 |
0 |
T6 |
350693 |
1464 |
0 |
0 |
T7 |
59966 |
0 |
0 |
0 |
T8 |
400152 |
1190 |
0 |
0 |
T9 |
20036 |
23 |
0 |
0 |
T10 |
22531 |
0 |
0 |
0 |
T13 |
51549 |
0 |
0 |
0 |
T17 |
0 |
361 |
0 |
0 |
T27 |
0 |
847 |
0 |
0 |
T51 |
0 |
1495 |
0 |
0 |
T52 |
0 |
1101 |
0 |
0 |
T56 |
0 |
1135 |
0 |
0 |
T57 |
0 |
1344 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150920950 |
23940067 |
0 |
0 |
T1 |
52537 |
51032 |
0 |
0 |
T3 |
13600 |
0 |
0 |
0 |
T4 |
16060 |
0 |
0 |
0 |
T5 |
18341 |
0 |
0 |
0 |
T6 |
350693 |
101960 |
0 |
0 |
T7 |
59966 |
55592 |
0 |
0 |
T8 |
400152 |
89736 |
0 |
0 |
T9 |
20036 |
19760 |
0 |
0 |
T10 |
22531 |
0 |
0 |
0 |
T13 |
51549 |
0 |
0 |
0 |
T27 |
0 |
68696 |
0 |
0 |
T29 |
0 |
936 |
0 |
0 |
T30 |
0 |
34192 |
0 |
0 |
T31 |
0 |
81312 |
0 |
0 |
T33 |
0 |
384 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150920950 |
23940067 |
0 |
0 |
T1 |
52537 |
51032 |
0 |
0 |
T3 |
13600 |
0 |
0 |
0 |
T4 |
16060 |
0 |
0 |
0 |
T5 |
18341 |
0 |
0 |
0 |
T6 |
350693 |
101960 |
0 |
0 |
T7 |
59966 |
55592 |
0 |
0 |
T8 |
400152 |
89736 |
0 |
0 |
T9 |
20036 |
19760 |
0 |
0 |
T10 |
22531 |
0 |
0 |
0 |
T13 |
51549 |
0 |
0 |
0 |
T27 |
0 |
68696 |
0 |
0 |
T29 |
0 |
936 |
0 |
0 |
T30 |
0 |
34192 |
0 |
0 |
T31 |
0 |
81312 |
0 |
0 |
T33 |
0 |
384 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150920950 |
23940067 |
0 |
0 |
T1 |
52537 |
51032 |
0 |
0 |
T3 |
13600 |
0 |
0 |
0 |
T4 |
16060 |
0 |
0 |
0 |
T5 |
18341 |
0 |
0 |
0 |
T6 |
350693 |
101960 |
0 |
0 |
T7 |
59966 |
55592 |
0 |
0 |
T8 |
400152 |
89736 |
0 |
0 |
T9 |
20036 |
19760 |
0 |
0 |
T10 |
22531 |
0 |
0 |
0 |
T13 |
51549 |
0 |
0 |
0 |
T27 |
0 |
68696 |
0 |
0 |
T29 |
0 |
936 |
0 |
0 |
T30 |
0 |
34192 |
0 |
0 |
T31 |
0 |
81312 |
0 |
0 |
T33 |
0 |
384 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150920950 |
171799 |
0 |
0 |
T1 |
52537 |
734 |
0 |
0 |
T3 |
13600 |
0 |
0 |
0 |
T4 |
16060 |
0 |
0 |
0 |
T5 |
18341 |
0 |
0 |
0 |
T6 |
350693 |
1464 |
0 |
0 |
T7 |
59966 |
0 |
0 |
0 |
T8 |
400152 |
1190 |
0 |
0 |
T9 |
20036 |
23 |
0 |
0 |
T10 |
22531 |
0 |
0 |
0 |
T13 |
51549 |
0 |
0 |
0 |
T17 |
0 |
361 |
0 |
0 |
T27 |
0 |
847 |
0 |
0 |
T51 |
0 |
1495 |
0 |
0 |
T52 |
0 |
1101 |
0 |
0 |
T56 |
0 |
1135 |
0 |
0 |
T57 |
0 |
1344 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T4,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
502978451 |
3386490 |
0 |
0 |
T3 |
102423 |
832 |
0 |
0 |
T4 |
14968 |
2661 |
0 |
0 |
T5 |
47371 |
3725 |
0 |
0 |
T6 |
178159 |
4992 |
0 |
0 |
T7 |
94188 |
0 |
0 |
0 |
T8 |
322422 |
22611 |
0 |
0 |
T9 |
25463 |
0 |
0 |
0 |
T10 |
11528 |
832 |
0 |
0 |
T11 |
6928 |
0 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
T14 |
0 |
3728 |
0 |
0 |
T15 |
0 |
9409 |
0 |
0 |
T23 |
3367 |
469 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
502978451 |
502890399 |
0 |
0 |
T1 |
416878 |
416795 |
0 |
0 |
T2 |
845 |
778 |
0 |
0 |
T3 |
102423 |
102372 |
0 |
0 |
T4 |
14968 |
14914 |
0 |
0 |
T5 |
47371 |
47315 |
0 |
0 |
T6 |
178159 |
178152 |
0 |
0 |
T7 |
94188 |
94103 |
0 |
0 |
T8 |
322422 |
322415 |
0 |
0 |
T9 |
25463 |
25411 |
0 |
0 |
T10 |
11528 |
11431 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
502978451 |
502890399 |
0 |
0 |
T1 |
416878 |
416795 |
0 |
0 |
T2 |
845 |
778 |
0 |
0 |
T3 |
102423 |
102372 |
0 |
0 |
T4 |
14968 |
14914 |
0 |
0 |
T5 |
47371 |
47315 |
0 |
0 |
T6 |
178159 |
178152 |
0 |
0 |
T7 |
94188 |
94103 |
0 |
0 |
T8 |
322422 |
322415 |
0 |
0 |
T9 |
25463 |
25411 |
0 |
0 |
T10 |
11528 |
11431 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
502978451 |
502890399 |
0 |
0 |
T1 |
416878 |
416795 |
0 |
0 |
T2 |
845 |
778 |
0 |
0 |
T3 |
102423 |
102372 |
0 |
0 |
T4 |
14968 |
14914 |
0 |
0 |
T5 |
47371 |
47315 |
0 |
0 |
T6 |
178159 |
178152 |
0 |
0 |
T7 |
94188 |
94103 |
0 |
0 |
T8 |
322422 |
322415 |
0 |
0 |
T9 |
25463 |
25411 |
0 |
0 |
T10 |
11528 |
11431 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
502978451 |
3386490 |
0 |
0 |
T3 |
102423 |
832 |
0 |
0 |
T4 |
14968 |
2661 |
0 |
0 |
T5 |
47371 |
3725 |
0 |
0 |
T6 |
178159 |
4992 |
0 |
0 |
T7 |
94188 |
0 |
0 |
0 |
T8 |
322422 |
22611 |
0 |
0 |
T9 |
25463 |
0 |
0 |
0 |
T10 |
11528 |
832 |
0 |
0 |
T11 |
6928 |
0 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
T14 |
0 |
3728 |
0 |
0 |
T15 |
0 |
9409 |
0 |
0 |
T23 |
3367 |
469 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
502978451 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
502978451 |
502890399 |
0 |
0 |
T1 |
416878 |
416795 |
0 |
0 |
T2 |
845 |
778 |
0 |
0 |
T3 |
102423 |
102372 |
0 |
0 |
T4 |
14968 |
14914 |
0 |
0 |
T5 |
47371 |
47315 |
0 |
0 |
T6 |
178159 |
178152 |
0 |
0 |
T7 |
94188 |
94103 |
0 |
0 |
T8 |
322422 |
322415 |
0 |
0 |
T9 |
25463 |
25411 |
0 |
0 |
T10 |
11528 |
11431 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
502978451 |
502890399 |
0 |
0 |
T1 |
416878 |
416795 |
0 |
0 |
T2 |
845 |
778 |
0 |
0 |
T3 |
102423 |
102372 |
0 |
0 |
T4 |
14968 |
14914 |
0 |
0 |
T5 |
47371 |
47315 |
0 |
0 |
T6 |
178159 |
178152 |
0 |
0 |
T7 |
94188 |
94103 |
0 |
0 |
T8 |
322422 |
322415 |
0 |
0 |
T9 |
25463 |
25411 |
0 |
0 |
T10 |
11528 |
11431 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
502978451 |
502890399 |
0 |
0 |
T1 |
416878 |
416795 |
0 |
0 |
T2 |
845 |
778 |
0 |
0 |
T3 |
102423 |
102372 |
0 |
0 |
T4 |
14968 |
14914 |
0 |
0 |
T5 |
47371 |
47315 |
0 |
0 |
T6 |
178159 |
178152 |
0 |
0 |
T7 |
94188 |
94103 |
0 |
0 |
T8 |
322422 |
322415 |
0 |
0 |
T9 |
25463 |
25411 |
0 |
0 |
T10 |
11528 |
11431 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
502978451 |
0 |
0 |
0 |