Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
| Conditions | 22 | 16 | 72.73 |
| Logical | 22 | 16 | 72.73 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T4 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T4 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T2,T3,T4 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T2,T3,T4 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T4 |
| 1 | 0 | Covered | T2,T3,T4 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T4 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T2,T3,T4 |
| 0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T4 |
| 0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151328091 |
24067349 |
0 |
0 |
| T2 |
105377 |
193456 |
0 |
0 |
| T3 |
51802 |
14331 |
0 |
0 |
| T4 |
429229 |
16199 |
0 |
0 |
| T6 |
16 |
0 |
0 |
0 |
| T7 |
386033 |
96942 |
0 |
0 |
| T9 |
88291 |
33474 |
0 |
0 |
| T10 |
79869 |
0 |
0 |
0 |
| T11 |
26688 |
0 |
0 |
0 |
| T12 |
98075 |
6900 |
0 |
0 |
| T13 |
117293 |
29078 |
0 |
0 |
| T39 |
0 |
18821 |
0 |
0 |
| T40 |
0 |
18850 |
0 |
0 |
| T43 |
0 |
912 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151328091 |
124955499 |
0 |
0 |
| T2 |
105377 |
105136 |
0 |
0 |
| T3 |
51802 |
51148 |
0 |
0 |
| T4 |
429229 |
270466 |
0 |
0 |
| T6 |
16 |
16 |
0 |
0 |
| T7 |
386033 |
332470 |
0 |
0 |
| T9 |
88291 |
87466 |
0 |
0 |
| T10 |
79869 |
0 |
0 |
0 |
| T11 |
26688 |
26688 |
0 |
0 |
| T12 |
98075 |
51643 |
0 |
0 |
| T13 |
117293 |
116618 |
0 |
0 |
| T14 |
0 |
192 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151328091 |
124955499 |
0 |
0 |
| T2 |
105377 |
105136 |
0 |
0 |
| T3 |
51802 |
51148 |
0 |
0 |
| T4 |
429229 |
270466 |
0 |
0 |
| T6 |
16 |
16 |
0 |
0 |
| T7 |
386033 |
332470 |
0 |
0 |
| T9 |
88291 |
87466 |
0 |
0 |
| T10 |
79869 |
0 |
0 |
0 |
| T11 |
26688 |
26688 |
0 |
0 |
| T12 |
98075 |
51643 |
0 |
0 |
| T13 |
117293 |
116618 |
0 |
0 |
| T14 |
0 |
192 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151328091 |
124955499 |
0 |
0 |
| T2 |
105377 |
105136 |
0 |
0 |
| T3 |
51802 |
51148 |
0 |
0 |
| T4 |
429229 |
270466 |
0 |
0 |
| T6 |
16 |
16 |
0 |
0 |
| T7 |
386033 |
332470 |
0 |
0 |
| T9 |
88291 |
87466 |
0 |
0 |
| T10 |
79869 |
0 |
0 |
0 |
| T11 |
26688 |
26688 |
0 |
0 |
| T12 |
98075 |
51643 |
0 |
0 |
| T13 |
117293 |
116618 |
0 |
0 |
| T14 |
0 |
192 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151328091 |
24067349 |
0 |
0 |
| T2 |
105377 |
193456 |
0 |
0 |
| T3 |
51802 |
14331 |
0 |
0 |
| T4 |
429229 |
16199 |
0 |
0 |
| T6 |
16 |
0 |
0 |
0 |
| T7 |
386033 |
96942 |
0 |
0 |
| T9 |
88291 |
33474 |
0 |
0 |
| T10 |
79869 |
0 |
0 |
0 |
| T11 |
26688 |
0 |
0 |
0 |
| T12 |
98075 |
6900 |
0 |
0 |
| T13 |
117293 |
29078 |
0 |
0 |
| T39 |
0 |
18821 |
0 |
0 |
| T40 |
0 |
18850 |
0 |
0 |
| T43 |
0 |
912 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
| Conditions | 22 | 18 | 81.82 |
| Logical | 22 | 18 | 81.82 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T4 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T4 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T2,T3,T4 |
| 1 | 0 | 1 | Covered | T2,T3,T4 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T2,T3,T4 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T4 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T4 |
| 1 | 0 | Covered | T2,T3,T4 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T4 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T2,T3,T4 |
| 0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T4 |
| 0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151328091 |
25318193 |
0 |
0 |
| T2 |
105377 |
202991 |
0 |
0 |
| T3 |
51802 |
14908 |
0 |
0 |
| T4 |
429229 |
16860 |
0 |
0 |
| T6 |
16 |
0 |
0 |
0 |
| T7 |
386033 |
102634 |
0 |
0 |
| T9 |
88291 |
35818 |
0 |
0 |
| T10 |
79869 |
0 |
0 |
0 |
| T11 |
26688 |
0 |
0 |
0 |
| T12 |
98075 |
7161 |
0 |
0 |
| T13 |
117293 |
32208 |
0 |
0 |
| T39 |
0 |
19784 |
0 |
0 |
| T40 |
0 |
19774 |
0 |
0 |
| T43 |
0 |
1036 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151328091 |
124955499 |
0 |
0 |
| T2 |
105377 |
105136 |
0 |
0 |
| T3 |
51802 |
51148 |
0 |
0 |
| T4 |
429229 |
270466 |
0 |
0 |
| T6 |
16 |
16 |
0 |
0 |
| T7 |
386033 |
332470 |
0 |
0 |
| T9 |
88291 |
87466 |
0 |
0 |
| T10 |
79869 |
0 |
0 |
0 |
| T11 |
26688 |
26688 |
0 |
0 |
| T12 |
98075 |
51643 |
0 |
0 |
| T13 |
117293 |
116618 |
0 |
0 |
| T14 |
0 |
192 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151328091 |
124955499 |
0 |
0 |
| T2 |
105377 |
105136 |
0 |
0 |
| T3 |
51802 |
51148 |
0 |
0 |
| T4 |
429229 |
270466 |
0 |
0 |
| T6 |
16 |
16 |
0 |
0 |
| T7 |
386033 |
332470 |
0 |
0 |
| T9 |
88291 |
87466 |
0 |
0 |
| T10 |
79869 |
0 |
0 |
0 |
| T11 |
26688 |
26688 |
0 |
0 |
| T12 |
98075 |
51643 |
0 |
0 |
| T13 |
117293 |
116618 |
0 |
0 |
| T14 |
0 |
192 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151328091 |
124955499 |
0 |
0 |
| T2 |
105377 |
105136 |
0 |
0 |
| T3 |
51802 |
51148 |
0 |
0 |
| T4 |
429229 |
270466 |
0 |
0 |
| T6 |
16 |
16 |
0 |
0 |
| T7 |
386033 |
332470 |
0 |
0 |
| T9 |
88291 |
87466 |
0 |
0 |
| T10 |
79869 |
0 |
0 |
0 |
| T11 |
26688 |
26688 |
0 |
0 |
| T12 |
98075 |
51643 |
0 |
0 |
| T13 |
117293 |
116618 |
0 |
0 |
| T14 |
0 |
192 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151328091 |
25318193 |
0 |
0 |
| T2 |
105377 |
202991 |
0 |
0 |
| T3 |
51802 |
14908 |
0 |
0 |
| T4 |
429229 |
16860 |
0 |
0 |
| T6 |
16 |
0 |
0 |
0 |
| T7 |
386033 |
102634 |
0 |
0 |
| T9 |
88291 |
35818 |
0 |
0 |
| T10 |
79869 |
0 |
0 |
0 |
| T11 |
26688 |
0 |
0 |
0 |
| T12 |
98075 |
7161 |
0 |
0 |
| T13 |
117293 |
32208 |
0 |
0 |
| T39 |
0 |
19784 |
0 |
0 |
| T40 |
0 |
19774 |
0 |
0 |
| T43 |
0 |
1036 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 12 | 85.71 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
0 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
| Conditions | 16 | 5 | 31.25 |
| Logical | 16 | 5 | 31.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T4 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T2,T3,T4 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
5 |
71.43 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T2,T3,T4 |
| 0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151328091 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151328091 |
124955499 |
0 |
0 |
| T2 |
105377 |
105136 |
0 |
0 |
| T3 |
51802 |
51148 |
0 |
0 |
| T4 |
429229 |
270466 |
0 |
0 |
| T6 |
16 |
16 |
0 |
0 |
| T7 |
386033 |
332470 |
0 |
0 |
| T9 |
88291 |
87466 |
0 |
0 |
| T10 |
79869 |
0 |
0 |
0 |
| T11 |
26688 |
26688 |
0 |
0 |
| T12 |
98075 |
51643 |
0 |
0 |
| T13 |
117293 |
116618 |
0 |
0 |
| T14 |
0 |
192 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151328091 |
124955499 |
0 |
0 |
| T2 |
105377 |
105136 |
0 |
0 |
| T3 |
51802 |
51148 |
0 |
0 |
| T4 |
429229 |
270466 |
0 |
0 |
| T6 |
16 |
16 |
0 |
0 |
| T7 |
386033 |
332470 |
0 |
0 |
| T9 |
88291 |
87466 |
0 |
0 |
| T10 |
79869 |
0 |
0 |
0 |
| T11 |
26688 |
26688 |
0 |
0 |
| T12 |
98075 |
51643 |
0 |
0 |
| T13 |
117293 |
116618 |
0 |
0 |
| T14 |
0 |
192 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151328091 |
124955499 |
0 |
0 |
| T2 |
105377 |
105136 |
0 |
0 |
| T3 |
51802 |
51148 |
0 |
0 |
| T4 |
429229 |
270466 |
0 |
0 |
| T6 |
16 |
16 |
0 |
0 |
| T7 |
386033 |
332470 |
0 |
0 |
| T9 |
88291 |
87466 |
0 |
0 |
| T10 |
79869 |
0 |
0 |
0 |
| T11 |
26688 |
26688 |
0 |
0 |
| T12 |
98075 |
51643 |
0 |
0 |
| T13 |
117293 |
116618 |
0 |
0 |
| T14 |
0 |
192 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151328091 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
| Conditions | 22 | 17 | 77.27 |
| Logical | 22 | 17 | 77.27 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T7,T12 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T4,T7,T10 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T7,T10 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T4,T7,T12 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T4,T7,T10 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T4,T7,T12 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T4,T7,T12 |
| 1 | 0 | 1 | Covered | T4,T7,T12 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T4,T7,T12 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T4,T7,T12 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T4,T7,T12 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T7,T12 |
| 1 | 0 | Covered | T4,T7,T12 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T7,T12 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T4,T7,T10 |
| 0 |
0 |
Covered |
T4,T7,T10 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T7,T12 |
| 0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151328091 |
5292286 |
0 |
0 |
| T4 |
429229 |
32369 |
0 |
0 |
| T6 |
16 |
0 |
0 |
0 |
| T7 |
386033 |
15032 |
0 |
0 |
| T9 |
88291 |
0 |
0 |
0 |
| T10 |
79869 |
0 |
0 |
0 |
| T11 |
26688 |
0 |
0 |
0 |
| T12 |
98075 |
21529 |
0 |
0 |
| T13 |
117293 |
0 |
0 |
0 |
| T25 |
68212 |
0 |
0 |
0 |
| T26 |
59602 |
6332 |
0 |
0 |
| T27 |
0 |
12118 |
0 |
0 |
| T28 |
0 |
43713 |
0 |
0 |
| T29 |
0 |
34628 |
0 |
0 |
| T30 |
0 |
19165 |
0 |
0 |
| T47 |
0 |
10633 |
0 |
0 |
| T52 |
0 |
10578 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151328091 |
25106353 |
0 |
0 |
| T4 |
429229 |
149984 |
0 |
0 |
| T6 |
16 |
0 |
0 |
0 |
| T7 |
386033 |
48792 |
0 |
0 |
| T9 |
88291 |
0 |
0 |
0 |
| T10 |
79869 |
75008 |
0 |
0 |
| T11 |
26688 |
0 |
0 |
0 |
| T12 |
98075 |
44112 |
0 |
0 |
| T13 |
117293 |
0 |
0 |
0 |
| T25 |
68212 |
64208 |
0 |
0 |
| T26 |
59602 |
59104 |
0 |
0 |
| T27 |
0 |
45872 |
0 |
0 |
| T28 |
0 |
198336 |
0 |
0 |
| T29 |
0 |
246448 |
0 |
0 |
| T30 |
0 |
96272 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151328091 |
25106353 |
0 |
0 |
| T4 |
429229 |
149984 |
0 |
0 |
| T6 |
16 |
0 |
0 |
0 |
| T7 |
386033 |
48792 |
0 |
0 |
| T9 |
88291 |
0 |
0 |
0 |
| T10 |
79869 |
75008 |
0 |
0 |
| T11 |
26688 |
0 |
0 |
0 |
| T12 |
98075 |
44112 |
0 |
0 |
| T13 |
117293 |
0 |
0 |
0 |
| T25 |
68212 |
64208 |
0 |
0 |
| T26 |
59602 |
59104 |
0 |
0 |
| T27 |
0 |
45872 |
0 |
0 |
| T28 |
0 |
198336 |
0 |
0 |
| T29 |
0 |
246448 |
0 |
0 |
| T30 |
0 |
96272 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151328091 |
25106353 |
0 |
0 |
| T4 |
429229 |
149984 |
0 |
0 |
| T6 |
16 |
0 |
0 |
0 |
| T7 |
386033 |
48792 |
0 |
0 |
| T9 |
88291 |
0 |
0 |
0 |
| T10 |
79869 |
75008 |
0 |
0 |
| T11 |
26688 |
0 |
0 |
0 |
| T12 |
98075 |
44112 |
0 |
0 |
| T13 |
117293 |
0 |
0 |
0 |
| T25 |
68212 |
64208 |
0 |
0 |
| T26 |
59602 |
59104 |
0 |
0 |
| T27 |
0 |
45872 |
0 |
0 |
| T28 |
0 |
198336 |
0 |
0 |
| T29 |
0 |
246448 |
0 |
0 |
| T30 |
0 |
96272 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151328091 |
5292286 |
0 |
0 |
| T4 |
429229 |
32369 |
0 |
0 |
| T6 |
16 |
0 |
0 |
0 |
| T7 |
386033 |
15032 |
0 |
0 |
| T9 |
88291 |
0 |
0 |
0 |
| T10 |
79869 |
0 |
0 |
0 |
| T11 |
26688 |
0 |
0 |
0 |
| T12 |
98075 |
21529 |
0 |
0 |
| T13 |
117293 |
0 |
0 |
0 |
| T25 |
68212 |
0 |
0 |
0 |
| T26 |
59602 |
6332 |
0 |
0 |
| T27 |
0 |
12118 |
0 |
0 |
| T28 |
0 |
43713 |
0 |
0 |
| T29 |
0 |
34628 |
0 |
0 |
| T30 |
0 |
19165 |
0 |
0 |
| T47 |
0 |
10633 |
0 |
0 |
| T52 |
0 |
10578 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
| Conditions | 16 | 9 | 56.25 |
| Logical | 16 | 9 | 56.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T4,T7,T10 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T7,T10 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T4,T7,T12 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T4,T7,T10 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T4,T7,T12 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T4,T7,T12 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T4,T7,T12 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T4,T7,T12 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T4,T7,T10 |
| 0 |
0 |
Covered |
T4,T7,T10 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T7,T12 |
| 0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151328091 |
170123 |
0 |
0 |
| T4 |
429229 |
1042 |
0 |
0 |
| T6 |
16 |
0 |
0 |
0 |
| T7 |
386033 |
483 |
0 |
0 |
| T9 |
88291 |
0 |
0 |
0 |
| T10 |
79869 |
0 |
0 |
0 |
| T11 |
26688 |
0 |
0 |
0 |
| T12 |
98075 |
691 |
0 |
0 |
| T13 |
117293 |
0 |
0 |
0 |
| T25 |
68212 |
0 |
0 |
0 |
| T26 |
59602 |
202 |
0 |
0 |
| T27 |
0 |
389 |
0 |
0 |
| T28 |
0 |
1408 |
0 |
0 |
| T29 |
0 |
1113 |
0 |
0 |
| T30 |
0 |
618 |
0 |
0 |
| T47 |
0 |
341 |
0 |
0 |
| T52 |
0 |
339 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151328091 |
25106353 |
0 |
0 |
| T4 |
429229 |
149984 |
0 |
0 |
| T6 |
16 |
0 |
0 |
0 |
| T7 |
386033 |
48792 |
0 |
0 |
| T9 |
88291 |
0 |
0 |
0 |
| T10 |
79869 |
75008 |
0 |
0 |
| T11 |
26688 |
0 |
0 |
0 |
| T12 |
98075 |
44112 |
0 |
0 |
| T13 |
117293 |
0 |
0 |
0 |
| T25 |
68212 |
64208 |
0 |
0 |
| T26 |
59602 |
59104 |
0 |
0 |
| T27 |
0 |
45872 |
0 |
0 |
| T28 |
0 |
198336 |
0 |
0 |
| T29 |
0 |
246448 |
0 |
0 |
| T30 |
0 |
96272 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151328091 |
25106353 |
0 |
0 |
| T4 |
429229 |
149984 |
0 |
0 |
| T6 |
16 |
0 |
0 |
0 |
| T7 |
386033 |
48792 |
0 |
0 |
| T9 |
88291 |
0 |
0 |
0 |
| T10 |
79869 |
75008 |
0 |
0 |
| T11 |
26688 |
0 |
0 |
0 |
| T12 |
98075 |
44112 |
0 |
0 |
| T13 |
117293 |
0 |
0 |
0 |
| T25 |
68212 |
64208 |
0 |
0 |
| T26 |
59602 |
59104 |
0 |
0 |
| T27 |
0 |
45872 |
0 |
0 |
| T28 |
0 |
198336 |
0 |
0 |
| T29 |
0 |
246448 |
0 |
0 |
| T30 |
0 |
96272 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151328091 |
25106353 |
0 |
0 |
| T4 |
429229 |
149984 |
0 |
0 |
| T6 |
16 |
0 |
0 |
0 |
| T7 |
386033 |
48792 |
0 |
0 |
| T9 |
88291 |
0 |
0 |
0 |
| T10 |
79869 |
75008 |
0 |
0 |
| T11 |
26688 |
0 |
0 |
0 |
| T12 |
98075 |
44112 |
0 |
0 |
| T13 |
117293 |
0 |
0 |
0 |
| T25 |
68212 |
64208 |
0 |
0 |
| T26 |
59602 |
59104 |
0 |
0 |
| T27 |
0 |
45872 |
0 |
0 |
| T28 |
0 |
198336 |
0 |
0 |
| T29 |
0 |
246448 |
0 |
0 |
| T30 |
0 |
96272 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151328091 |
170123 |
0 |
0 |
| T4 |
429229 |
1042 |
0 |
0 |
| T6 |
16 |
0 |
0 |
0 |
| T7 |
386033 |
483 |
0 |
0 |
| T9 |
88291 |
0 |
0 |
0 |
| T10 |
79869 |
0 |
0 |
0 |
| T11 |
26688 |
0 |
0 |
0 |
| T12 |
98075 |
691 |
0 |
0 |
| T13 |
117293 |
0 |
0 |
0 |
| T25 |
68212 |
0 |
0 |
0 |
| T26 |
59602 |
202 |
0 |
0 |
| T27 |
0 |
389 |
0 |
0 |
| T28 |
0 |
1408 |
0 |
0 |
| T29 |
0 |
1113 |
0 |
0 |
| T30 |
0 |
618 |
0 |
0 |
| T47 |
0 |
341 |
0 |
0 |
| T52 |
0 |
339 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T4 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T2,T4,T6 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T2,T3,T4 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T4 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
443241345 |
3155668 |
0 |
0 |
| T2 |
116218 |
30820 |
0 |
0 |
| T3 |
60800 |
832 |
0 |
0 |
| T4 |
463266 |
5824 |
0 |
0 |
| T5 |
898 |
0 |
0 |
0 |
| T6 |
8513 |
832 |
0 |
0 |
| T7 |
116183 |
3328 |
0 |
0 |
| T8 |
3380 |
0 |
0 |
0 |
| T9 |
26805 |
832 |
0 |
0 |
| T10 |
506849 |
0 |
0 |
0 |
| T11 |
0 |
832 |
0 |
0 |
| T12 |
0 |
832 |
0 |
0 |
| T13 |
0 |
839 |
0 |
0 |
| T14 |
0 |
832 |
0 |
0 |
| T24 |
1149 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
443241345 |
443152217 |
0 |
0 |
| T1 |
1087 |
1023 |
0 |
0 |
| T2 |
116218 |
116212 |
0 |
0 |
| T3 |
60800 |
60739 |
0 |
0 |
| T4 |
463266 |
463169 |
0 |
0 |
| T5 |
898 |
822 |
0 |
0 |
| T6 |
8513 |
8413 |
0 |
0 |
| T7 |
116183 |
116176 |
0 |
0 |
| T8 |
3380 |
3133 |
0 |
0 |
| T9 |
26805 |
26712 |
0 |
0 |
| T10 |
506849 |
506778 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
443241345 |
443152217 |
0 |
0 |
| T1 |
1087 |
1023 |
0 |
0 |
| T2 |
116218 |
116212 |
0 |
0 |
| T3 |
60800 |
60739 |
0 |
0 |
| T4 |
463266 |
463169 |
0 |
0 |
| T5 |
898 |
822 |
0 |
0 |
| T6 |
8513 |
8413 |
0 |
0 |
| T7 |
116183 |
116176 |
0 |
0 |
| T8 |
3380 |
3133 |
0 |
0 |
| T9 |
26805 |
26712 |
0 |
0 |
| T10 |
506849 |
506778 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
443241345 |
443152217 |
0 |
0 |
| T1 |
1087 |
1023 |
0 |
0 |
| T2 |
116218 |
116212 |
0 |
0 |
| T3 |
60800 |
60739 |
0 |
0 |
| T4 |
463266 |
463169 |
0 |
0 |
| T5 |
898 |
822 |
0 |
0 |
| T6 |
8513 |
8413 |
0 |
0 |
| T7 |
116183 |
116176 |
0 |
0 |
| T8 |
3380 |
3133 |
0 |
0 |
| T9 |
26805 |
26712 |
0 |
0 |
| T10 |
506849 |
506778 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
443241345 |
3155668 |
0 |
0 |
| T2 |
116218 |
30820 |
0 |
0 |
| T3 |
60800 |
832 |
0 |
0 |
| T4 |
463266 |
5824 |
0 |
0 |
| T5 |
898 |
0 |
0 |
0 |
| T6 |
8513 |
832 |
0 |
0 |
| T7 |
116183 |
3328 |
0 |
0 |
| T8 |
3380 |
0 |
0 |
0 |
| T9 |
26805 |
832 |
0 |
0 |
| T10 |
506849 |
0 |
0 |
0 |
| T11 |
0 |
832 |
0 |
0 |
| T12 |
0 |
832 |
0 |
0 |
| T13 |
0 |
839 |
0 |
0 |
| T14 |
0 |
832 |
0 |
0 |
| T24 |
1149 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 12 | 80.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
| ALWAYS | 111 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
0 |
1 |
| 111 |
1 |
1 |
| 112 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
0 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
| Conditions | 16 | 5 | 31.25 |
| Logical | 16 | 5 | 31.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
5 |
71.43 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
443241345 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
443241345 |
443152217 |
0 |
0 |
| T1 |
1087 |
1023 |
0 |
0 |
| T2 |
116218 |
116212 |
0 |
0 |
| T3 |
60800 |
60739 |
0 |
0 |
| T4 |
463266 |
463169 |
0 |
0 |
| T5 |
898 |
822 |
0 |
0 |
| T6 |
8513 |
8413 |
0 |
0 |
| T7 |
116183 |
116176 |
0 |
0 |
| T8 |
3380 |
3133 |
0 |
0 |
| T9 |
26805 |
26712 |
0 |
0 |
| T10 |
506849 |
506778 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
443241345 |
443152217 |
0 |
0 |
| T1 |
1087 |
1023 |
0 |
0 |
| T2 |
116218 |
116212 |
0 |
0 |
| T3 |
60800 |
60739 |
0 |
0 |
| T4 |
463266 |
463169 |
0 |
0 |
| T5 |
898 |
822 |
0 |
0 |
| T6 |
8513 |
8413 |
0 |
0 |
| T7 |
116183 |
116176 |
0 |
0 |
| T8 |
3380 |
3133 |
0 |
0 |
| T9 |
26805 |
26712 |
0 |
0 |
| T10 |
506849 |
506778 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
443241345 |
443152217 |
0 |
0 |
| T1 |
1087 |
1023 |
0 |
0 |
| T2 |
116218 |
116212 |
0 |
0 |
| T3 |
60800 |
60739 |
0 |
0 |
| T4 |
463266 |
463169 |
0 |
0 |
| T5 |
898 |
822 |
0 |
0 |
| T6 |
8513 |
8413 |
0 |
0 |
| T7 |
116183 |
116176 |
0 |
0 |
| T8 |
3380 |
3133 |
0 |
0 |
| T9 |
26805 |
26712 |
0 |
0 |
| T10 |
506849 |
506778 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
443241345 |
0 |
0 |
0 |