Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T4,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T8 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T8 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T8 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T8 |
1 | 0 | Covered | T1,T4,T8 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T8 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T8 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147266944 |
22072191 |
0 |
0 |
T1 |
262200 |
21938 |
0 |
0 |
T2 |
66982 |
0 |
0 |
0 |
T4 |
488486 |
51507 |
0 |
0 |
T5 |
231984 |
0 |
0 |
0 |
T6 |
110182 |
0 |
0 |
0 |
T7 |
2624 |
0 |
0 |
0 |
T8 |
316800 |
58100 |
0 |
0 |
T10 |
225607 |
14095 |
0 |
0 |
T11 |
82692 |
1970 |
0 |
0 |
T12 |
130356 |
0 |
0 |
0 |
T13 |
0 |
186413 |
0 |
0 |
T14 |
0 |
1994 |
0 |
0 |
T15 |
0 |
8234 |
0 |
0 |
T17 |
0 |
52293 |
0 |
0 |
T44 |
0 |
35310 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147266944 |
121182218 |
0 |
0 |
T1 |
262200 |
261392 |
0 |
0 |
T2 |
66982 |
66982 |
0 |
0 |
T4 |
488486 |
485056 |
0 |
0 |
T5 |
231984 |
0 |
0 |
0 |
T6 |
110182 |
0 |
0 |
0 |
T7 |
2624 |
0 |
0 |
0 |
T8 |
316800 |
203322 |
0 |
0 |
T10 |
225607 |
144630 |
0 |
0 |
T11 |
82692 |
82692 |
0 |
0 |
T12 |
130356 |
0 |
0 |
0 |
T13 |
0 |
834833 |
0 |
0 |
T14 |
0 |
73736 |
0 |
0 |
T15 |
0 |
29672 |
0 |
0 |
T16 |
0 |
30240 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147266944 |
121182218 |
0 |
0 |
T1 |
262200 |
261392 |
0 |
0 |
T2 |
66982 |
66982 |
0 |
0 |
T4 |
488486 |
485056 |
0 |
0 |
T5 |
231984 |
0 |
0 |
0 |
T6 |
110182 |
0 |
0 |
0 |
T7 |
2624 |
0 |
0 |
0 |
T8 |
316800 |
203322 |
0 |
0 |
T10 |
225607 |
144630 |
0 |
0 |
T11 |
82692 |
82692 |
0 |
0 |
T12 |
130356 |
0 |
0 |
0 |
T13 |
0 |
834833 |
0 |
0 |
T14 |
0 |
73736 |
0 |
0 |
T15 |
0 |
29672 |
0 |
0 |
T16 |
0 |
30240 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147266944 |
121182218 |
0 |
0 |
T1 |
262200 |
261392 |
0 |
0 |
T2 |
66982 |
66982 |
0 |
0 |
T4 |
488486 |
485056 |
0 |
0 |
T5 |
231984 |
0 |
0 |
0 |
T6 |
110182 |
0 |
0 |
0 |
T7 |
2624 |
0 |
0 |
0 |
T8 |
316800 |
203322 |
0 |
0 |
T10 |
225607 |
144630 |
0 |
0 |
T11 |
82692 |
82692 |
0 |
0 |
T12 |
130356 |
0 |
0 |
0 |
T13 |
0 |
834833 |
0 |
0 |
T14 |
0 |
73736 |
0 |
0 |
T15 |
0 |
29672 |
0 |
0 |
T16 |
0 |
30240 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147266944 |
22072191 |
0 |
0 |
T1 |
262200 |
21938 |
0 |
0 |
T2 |
66982 |
0 |
0 |
0 |
T4 |
488486 |
51507 |
0 |
0 |
T5 |
231984 |
0 |
0 |
0 |
T6 |
110182 |
0 |
0 |
0 |
T7 |
2624 |
0 |
0 |
0 |
T8 |
316800 |
58100 |
0 |
0 |
T10 |
225607 |
14095 |
0 |
0 |
T11 |
82692 |
1970 |
0 |
0 |
T12 |
130356 |
0 |
0 |
0 |
T13 |
0 |
186413 |
0 |
0 |
T14 |
0 |
1994 |
0 |
0 |
T15 |
0 |
8234 |
0 |
0 |
T17 |
0 |
52293 |
0 |
0 |
T44 |
0 |
35310 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | Covered | T1,T4,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T4,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T8 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T8 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T8 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T8 |
1 | 0 | Covered | T1,T4,T8 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T8 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T8 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147266944 |
23198082 |
0 |
0 |
T1 |
262200 |
23392 |
0 |
0 |
T2 |
66982 |
0 |
0 |
0 |
T4 |
488486 |
53682 |
0 |
0 |
T5 |
231984 |
0 |
0 |
0 |
T6 |
110182 |
0 |
0 |
0 |
T7 |
2624 |
0 |
0 |
0 |
T8 |
316800 |
61061 |
0 |
0 |
T10 |
225607 |
14671 |
0 |
0 |
T11 |
82692 |
2092 |
0 |
0 |
T12 |
130356 |
0 |
0 |
0 |
T13 |
0 |
196334 |
0 |
0 |
T14 |
0 |
2056 |
0 |
0 |
T15 |
0 |
8736 |
0 |
0 |
T17 |
0 |
55364 |
0 |
0 |
T44 |
0 |
36440 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147266944 |
121182218 |
0 |
0 |
T1 |
262200 |
261392 |
0 |
0 |
T2 |
66982 |
66982 |
0 |
0 |
T4 |
488486 |
485056 |
0 |
0 |
T5 |
231984 |
0 |
0 |
0 |
T6 |
110182 |
0 |
0 |
0 |
T7 |
2624 |
0 |
0 |
0 |
T8 |
316800 |
203322 |
0 |
0 |
T10 |
225607 |
144630 |
0 |
0 |
T11 |
82692 |
82692 |
0 |
0 |
T12 |
130356 |
0 |
0 |
0 |
T13 |
0 |
834833 |
0 |
0 |
T14 |
0 |
73736 |
0 |
0 |
T15 |
0 |
29672 |
0 |
0 |
T16 |
0 |
30240 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147266944 |
121182218 |
0 |
0 |
T1 |
262200 |
261392 |
0 |
0 |
T2 |
66982 |
66982 |
0 |
0 |
T4 |
488486 |
485056 |
0 |
0 |
T5 |
231984 |
0 |
0 |
0 |
T6 |
110182 |
0 |
0 |
0 |
T7 |
2624 |
0 |
0 |
0 |
T8 |
316800 |
203322 |
0 |
0 |
T10 |
225607 |
144630 |
0 |
0 |
T11 |
82692 |
82692 |
0 |
0 |
T12 |
130356 |
0 |
0 |
0 |
T13 |
0 |
834833 |
0 |
0 |
T14 |
0 |
73736 |
0 |
0 |
T15 |
0 |
29672 |
0 |
0 |
T16 |
0 |
30240 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147266944 |
121182218 |
0 |
0 |
T1 |
262200 |
261392 |
0 |
0 |
T2 |
66982 |
66982 |
0 |
0 |
T4 |
488486 |
485056 |
0 |
0 |
T5 |
231984 |
0 |
0 |
0 |
T6 |
110182 |
0 |
0 |
0 |
T7 |
2624 |
0 |
0 |
0 |
T8 |
316800 |
203322 |
0 |
0 |
T10 |
225607 |
144630 |
0 |
0 |
T11 |
82692 |
82692 |
0 |
0 |
T12 |
130356 |
0 |
0 |
0 |
T13 |
0 |
834833 |
0 |
0 |
T14 |
0 |
73736 |
0 |
0 |
T15 |
0 |
29672 |
0 |
0 |
T16 |
0 |
30240 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147266944 |
23198082 |
0 |
0 |
T1 |
262200 |
23392 |
0 |
0 |
T2 |
66982 |
0 |
0 |
0 |
T4 |
488486 |
53682 |
0 |
0 |
T5 |
231984 |
0 |
0 |
0 |
T6 |
110182 |
0 |
0 |
0 |
T7 |
2624 |
0 |
0 |
0 |
T8 |
316800 |
61061 |
0 |
0 |
T10 |
225607 |
14671 |
0 |
0 |
T11 |
82692 |
2092 |
0 |
0 |
T12 |
130356 |
0 |
0 |
0 |
T13 |
0 |
196334 |
0 |
0 |
T14 |
0 |
2056 |
0 |
0 |
T15 |
0 |
8736 |
0 |
0 |
T17 |
0 |
55364 |
0 |
0 |
T44 |
0 |
36440 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147266944 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147266944 |
121182218 |
0 |
0 |
T1 |
262200 |
261392 |
0 |
0 |
T2 |
66982 |
66982 |
0 |
0 |
T4 |
488486 |
485056 |
0 |
0 |
T5 |
231984 |
0 |
0 |
0 |
T6 |
110182 |
0 |
0 |
0 |
T7 |
2624 |
0 |
0 |
0 |
T8 |
316800 |
203322 |
0 |
0 |
T10 |
225607 |
144630 |
0 |
0 |
T11 |
82692 |
82692 |
0 |
0 |
T12 |
130356 |
0 |
0 |
0 |
T13 |
0 |
834833 |
0 |
0 |
T14 |
0 |
73736 |
0 |
0 |
T15 |
0 |
29672 |
0 |
0 |
T16 |
0 |
30240 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147266944 |
121182218 |
0 |
0 |
T1 |
262200 |
261392 |
0 |
0 |
T2 |
66982 |
66982 |
0 |
0 |
T4 |
488486 |
485056 |
0 |
0 |
T5 |
231984 |
0 |
0 |
0 |
T6 |
110182 |
0 |
0 |
0 |
T7 |
2624 |
0 |
0 |
0 |
T8 |
316800 |
203322 |
0 |
0 |
T10 |
225607 |
144630 |
0 |
0 |
T11 |
82692 |
82692 |
0 |
0 |
T12 |
130356 |
0 |
0 |
0 |
T13 |
0 |
834833 |
0 |
0 |
T14 |
0 |
73736 |
0 |
0 |
T15 |
0 |
29672 |
0 |
0 |
T16 |
0 |
30240 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147266944 |
121182218 |
0 |
0 |
T1 |
262200 |
261392 |
0 |
0 |
T2 |
66982 |
66982 |
0 |
0 |
T4 |
488486 |
485056 |
0 |
0 |
T5 |
231984 |
0 |
0 |
0 |
T6 |
110182 |
0 |
0 |
0 |
T7 |
2624 |
0 |
0 |
0 |
T8 |
316800 |
203322 |
0 |
0 |
T10 |
225607 |
144630 |
0 |
0 |
T11 |
82692 |
82692 |
0 |
0 |
T12 |
130356 |
0 |
0 |
0 |
T13 |
0 |
834833 |
0 |
0 |
T14 |
0 |
73736 |
0 |
0 |
T15 |
0 |
29672 |
0 |
0 |
T16 |
0 |
30240 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147266944 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T6,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T7 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T7,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T5,T6,T7 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T7,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T5,T7,T8 |
1 | 0 | 1 | Covered | T5,T7,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T7,T8 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T5,T7,T8 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T7,T8 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T5,T7,T8 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T5,T6,T7 |
0 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147266944 |
5501060 |
0 |
0 |
T5 |
231984 |
35443 |
0 |
0 |
T6 |
110182 |
0 |
0 |
0 |
T7 |
2624 |
935 |
0 |
0 |
T8 |
316800 |
25991 |
0 |
0 |
T10 |
225607 |
37316 |
0 |
0 |
T11 |
82692 |
0 |
0 |
0 |
T12 |
130356 |
21628 |
0 |
0 |
T13 |
836773 |
0 |
0 |
0 |
T14 |
74087 |
0 |
0 |
0 |
T15 |
29672 |
0 |
0 |
0 |
T17 |
0 |
907 |
0 |
0 |
T28 |
0 |
33687 |
0 |
0 |
T29 |
0 |
34107 |
0 |
0 |
T46 |
0 |
30109 |
0 |
0 |
T51 |
0 |
541 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147266944 |
24787494 |
0 |
0 |
T5 |
231984 |
225744 |
0 |
0 |
T6 |
110182 |
103736 |
0 |
0 |
T7 |
2624 |
2624 |
0 |
0 |
T8 |
316800 |
111656 |
0 |
0 |
T10 |
225607 |
77320 |
0 |
0 |
T11 |
82692 |
0 |
0 |
0 |
T12 |
130356 |
127440 |
0 |
0 |
T13 |
836773 |
0 |
0 |
0 |
T14 |
74087 |
0 |
0 |
0 |
T15 |
29672 |
0 |
0 |
0 |
T17 |
0 |
4168 |
0 |
0 |
T27 |
0 |
792 |
0 |
0 |
T28 |
0 |
167664 |
0 |
0 |
T29 |
0 |
159144 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147266944 |
24787494 |
0 |
0 |
T5 |
231984 |
225744 |
0 |
0 |
T6 |
110182 |
103736 |
0 |
0 |
T7 |
2624 |
2624 |
0 |
0 |
T8 |
316800 |
111656 |
0 |
0 |
T10 |
225607 |
77320 |
0 |
0 |
T11 |
82692 |
0 |
0 |
0 |
T12 |
130356 |
127440 |
0 |
0 |
T13 |
836773 |
0 |
0 |
0 |
T14 |
74087 |
0 |
0 |
0 |
T15 |
29672 |
0 |
0 |
0 |
T17 |
0 |
4168 |
0 |
0 |
T27 |
0 |
792 |
0 |
0 |
T28 |
0 |
167664 |
0 |
0 |
T29 |
0 |
159144 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147266944 |
24787494 |
0 |
0 |
T5 |
231984 |
225744 |
0 |
0 |
T6 |
110182 |
103736 |
0 |
0 |
T7 |
2624 |
2624 |
0 |
0 |
T8 |
316800 |
111656 |
0 |
0 |
T10 |
225607 |
77320 |
0 |
0 |
T11 |
82692 |
0 |
0 |
0 |
T12 |
130356 |
127440 |
0 |
0 |
T13 |
836773 |
0 |
0 |
0 |
T14 |
74087 |
0 |
0 |
0 |
T15 |
29672 |
0 |
0 |
0 |
T17 |
0 |
4168 |
0 |
0 |
T27 |
0 |
792 |
0 |
0 |
T28 |
0 |
167664 |
0 |
0 |
T29 |
0 |
159144 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147266944 |
5501060 |
0 |
0 |
T5 |
231984 |
35443 |
0 |
0 |
T6 |
110182 |
0 |
0 |
0 |
T7 |
2624 |
935 |
0 |
0 |
T8 |
316800 |
25991 |
0 |
0 |
T10 |
225607 |
37316 |
0 |
0 |
T11 |
82692 |
0 |
0 |
0 |
T12 |
130356 |
21628 |
0 |
0 |
T13 |
836773 |
0 |
0 |
0 |
T14 |
74087 |
0 |
0 |
0 |
T15 |
29672 |
0 |
0 |
0 |
T17 |
0 |
907 |
0 |
0 |
T28 |
0 |
33687 |
0 |
0 |
T29 |
0 |
34107 |
0 |
0 |
T46 |
0 |
30109 |
0 |
0 |
T51 |
0 |
541 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T6,T7 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T7 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T7,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T5,T6,T7 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T7,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T7,T8 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T5,T6,T7 |
0 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147266944 |
176789 |
0 |
0 |
T5 |
231984 |
1139 |
0 |
0 |
T6 |
110182 |
0 |
0 |
0 |
T7 |
2624 |
30 |
0 |
0 |
T8 |
316800 |
834 |
0 |
0 |
T10 |
225607 |
1199 |
0 |
0 |
T11 |
82692 |
0 |
0 |
0 |
T12 |
130356 |
692 |
0 |
0 |
T13 |
836773 |
0 |
0 |
0 |
T14 |
74087 |
0 |
0 |
0 |
T15 |
29672 |
0 |
0 |
0 |
T17 |
0 |
29 |
0 |
0 |
T28 |
0 |
1079 |
0 |
0 |
T29 |
0 |
1092 |
0 |
0 |
T46 |
0 |
973 |
0 |
0 |
T51 |
0 |
17 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147266944 |
24787494 |
0 |
0 |
T5 |
231984 |
225744 |
0 |
0 |
T6 |
110182 |
103736 |
0 |
0 |
T7 |
2624 |
2624 |
0 |
0 |
T8 |
316800 |
111656 |
0 |
0 |
T10 |
225607 |
77320 |
0 |
0 |
T11 |
82692 |
0 |
0 |
0 |
T12 |
130356 |
127440 |
0 |
0 |
T13 |
836773 |
0 |
0 |
0 |
T14 |
74087 |
0 |
0 |
0 |
T15 |
29672 |
0 |
0 |
0 |
T17 |
0 |
4168 |
0 |
0 |
T27 |
0 |
792 |
0 |
0 |
T28 |
0 |
167664 |
0 |
0 |
T29 |
0 |
159144 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147266944 |
24787494 |
0 |
0 |
T5 |
231984 |
225744 |
0 |
0 |
T6 |
110182 |
103736 |
0 |
0 |
T7 |
2624 |
2624 |
0 |
0 |
T8 |
316800 |
111656 |
0 |
0 |
T10 |
225607 |
77320 |
0 |
0 |
T11 |
82692 |
0 |
0 |
0 |
T12 |
130356 |
127440 |
0 |
0 |
T13 |
836773 |
0 |
0 |
0 |
T14 |
74087 |
0 |
0 |
0 |
T15 |
29672 |
0 |
0 |
0 |
T17 |
0 |
4168 |
0 |
0 |
T27 |
0 |
792 |
0 |
0 |
T28 |
0 |
167664 |
0 |
0 |
T29 |
0 |
159144 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147266944 |
24787494 |
0 |
0 |
T5 |
231984 |
225744 |
0 |
0 |
T6 |
110182 |
103736 |
0 |
0 |
T7 |
2624 |
2624 |
0 |
0 |
T8 |
316800 |
111656 |
0 |
0 |
T10 |
225607 |
77320 |
0 |
0 |
T11 |
82692 |
0 |
0 |
0 |
T12 |
130356 |
127440 |
0 |
0 |
T13 |
836773 |
0 |
0 |
0 |
T14 |
74087 |
0 |
0 |
0 |
T15 |
29672 |
0 |
0 |
0 |
T17 |
0 |
4168 |
0 |
0 |
T27 |
0 |
792 |
0 |
0 |
T28 |
0 |
167664 |
0 |
0 |
T29 |
0 |
159144 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147266944 |
176789 |
0 |
0 |
T5 |
231984 |
1139 |
0 |
0 |
T6 |
110182 |
0 |
0 |
0 |
T7 |
2624 |
30 |
0 |
0 |
T8 |
316800 |
834 |
0 |
0 |
T10 |
225607 |
1199 |
0 |
0 |
T11 |
82692 |
0 |
0 |
0 |
T12 |
130356 |
692 |
0 |
0 |
T13 |
836773 |
0 |
0 |
0 |
T14 |
74087 |
0 |
0 |
0 |
T15 |
29672 |
0 |
0 |
0 |
T17 |
0 |
29 |
0 |
0 |
T28 |
0 |
1079 |
0 |
0 |
T29 |
0 |
1092 |
0 |
0 |
T46 |
0 |
973 |
0 |
0 |
T51 |
0 |
17 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T4,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
467861199 |
3053906 |
0 |
0 |
T1 |
76918 |
832 |
0 |
0 |
T2 |
345013 |
832 |
0 |
0 |
T3 |
1126 |
0 |
0 |
0 |
T4 |
397022 |
20611 |
0 |
0 |
T5 |
180401 |
0 |
0 |
0 |
T6 |
175313 |
0 |
0 |
0 |
T7 |
19215 |
0 |
0 |
0 |
T8 |
338114 |
2496 |
0 |
0 |
T9 |
2598 |
832 |
0 |
0 |
T10 |
135030 |
10093 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T13 |
0 |
36340 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
T15 |
0 |
3911 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
467861199 |
467775569 |
0 |
0 |
T1 |
76918 |
76843 |
0 |
0 |
T2 |
345013 |
344920 |
0 |
0 |
T3 |
1126 |
1063 |
0 |
0 |
T4 |
397022 |
397015 |
0 |
0 |
T5 |
180401 |
180349 |
0 |
0 |
T6 |
175313 |
175224 |
0 |
0 |
T7 |
19215 |
19121 |
0 |
0 |
T8 |
338114 |
338035 |
0 |
0 |
T9 |
2598 |
2536 |
0 |
0 |
T10 |
135030 |
135007 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
467861199 |
467775569 |
0 |
0 |
T1 |
76918 |
76843 |
0 |
0 |
T2 |
345013 |
344920 |
0 |
0 |
T3 |
1126 |
1063 |
0 |
0 |
T4 |
397022 |
397015 |
0 |
0 |
T5 |
180401 |
180349 |
0 |
0 |
T6 |
175313 |
175224 |
0 |
0 |
T7 |
19215 |
19121 |
0 |
0 |
T8 |
338114 |
338035 |
0 |
0 |
T9 |
2598 |
2536 |
0 |
0 |
T10 |
135030 |
135007 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
467861199 |
467775569 |
0 |
0 |
T1 |
76918 |
76843 |
0 |
0 |
T2 |
345013 |
344920 |
0 |
0 |
T3 |
1126 |
1063 |
0 |
0 |
T4 |
397022 |
397015 |
0 |
0 |
T5 |
180401 |
180349 |
0 |
0 |
T6 |
175313 |
175224 |
0 |
0 |
T7 |
19215 |
19121 |
0 |
0 |
T8 |
338114 |
338035 |
0 |
0 |
T9 |
2598 |
2536 |
0 |
0 |
T10 |
135030 |
135007 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
467861199 |
3053906 |
0 |
0 |
T1 |
76918 |
832 |
0 |
0 |
T2 |
345013 |
832 |
0 |
0 |
T3 |
1126 |
0 |
0 |
0 |
T4 |
397022 |
20611 |
0 |
0 |
T5 |
180401 |
0 |
0 |
0 |
T6 |
175313 |
0 |
0 |
0 |
T7 |
19215 |
0 |
0 |
0 |
T8 |
338114 |
2496 |
0 |
0 |
T9 |
2598 |
832 |
0 |
0 |
T10 |
135030 |
10093 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T13 |
0 |
36340 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
T15 |
0 |
3911 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
467861199 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
467861199 |
467775569 |
0 |
0 |
T1 |
76918 |
76843 |
0 |
0 |
T2 |
345013 |
344920 |
0 |
0 |
T3 |
1126 |
1063 |
0 |
0 |
T4 |
397022 |
397015 |
0 |
0 |
T5 |
180401 |
180349 |
0 |
0 |
T6 |
175313 |
175224 |
0 |
0 |
T7 |
19215 |
19121 |
0 |
0 |
T8 |
338114 |
338035 |
0 |
0 |
T9 |
2598 |
2536 |
0 |
0 |
T10 |
135030 |
135007 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
467861199 |
467775569 |
0 |
0 |
T1 |
76918 |
76843 |
0 |
0 |
T2 |
345013 |
344920 |
0 |
0 |
T3 |
1126 |
1063 |
0 |
0 |
T4 |
397022 |
397015 |
0 |
0 |
T5 |
180401 |
180349 |
0 |
0 |
T6 |
175313 |
175224 |
0 |
0 |
T7 |
19215 |
19121 |
0 |
0 |
T8 |
338114 |
338035 |
0 |
0 |
T9 |
2598 |
2536 |
0 |
0 |
T10 |
135030 |
135007 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
467861199 |
467775569 |
0 |
0 |
T1 |
76918 |
76843 |
0 |
0 |
T2 |
345013 |
344920 |
0 |
0 |
T3 |
1126 |
1063 |
0 |
0 |
T4 |
397022 |
397015 |
0 |
0 |
T5 |
180401 |
180349 |
0 |
0 |
T6 |
175313 |
175224 |
0 |
0 |
T7 |
19215 |
19121 |
0 |
0 |
T8 |
338114 |
338035 |
0 |
0 |
T9 |
2598 |
2536 |
0 |
0 |
T10 |
135030 |
135007 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
467861199 |
0 |
0 |
0 |