dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 470298920 2868652 0 0
DepthKnown_A 470298920 470166784 0 0
RvalidKnown_A 470298920 470166784 0 0
WreadyKnown_A 470298920 470166784 0 0
gen_passthru_fifo.paramCheckPass 1150 1150 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 470298920 2868652 0 0
T1 76918 1663 0 0
T2 345013 832 0 0
T3 1126 0 0 0
T4 397022 14980 0 0
T5 180401 0 0 0
T6 175313 0 0 0
T7 19215 0 0 0
T8 338114 4158 0 0
T9 2598 1663 0 0
T10 135030 5827 0 0
T11 0 1663 0 0
T13 0 12489 0 0
T14 0 832 0 0
T15 0 1345 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 470298920 470166784 0 0
T1 76918 76843 0 0
T2 345013 344920 0 0
T3 1126 1063 0 0
T4 397022 397015 0 0
T5 180401 180349 0 0
T6 175313 175224 0 0
T7 19215 19121 0 0
T8 338114 338035 0 0
T9 2598 2536 0 0
T10 135030 135007 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 470298920 470166784 0 0
T1 76918 76843 0 0
T2 345013 344920 0 0
T3 1126 1063 0 0
T4 397022 397015 0 0
T5 180401 180349 0 0
T6 175313 175224 0 0
T7 19215 19121 0 0
T8 338114 338035 0 0
T9 2598 2536 0 0
T10 135030 135007 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 470298920 470166784 0 0
T1 76918 76843 0 0
T2 345013 344920 0 0
T3 1126 1063 0 0
T4 397022 397015 0 0
T5 180401 180349 0 0
T6 175313 175224 0 0
T7 19215 19121 0 0
T8 338114 338035 0 0
T9 2598 2536 0 0
T10 135030 135007 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1150 1150 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 470298920 3094830 0 0
DepthKnown_A 470298920 470166784 0 0
RvalidKnown_A 470298920 470166784 0 0
WreadyKnown_A 470298920 470166784 0 0
gen_passthru_fifo.paramCheckPass 1150 1150 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 470298920 3094830 0 0
T1 76918 832 0 0
T2 345013 832 0 0
T3 1126 0 0 0
T4 397022 20611 0 0
T5 180401 0 0 0
T6 175313 0 0 0
T7 19215 0 0 0
T8 338114 2496 0 0
T9 2598 832 0 0
T10 135030 10093 0 0
T11 0 832 0 0
T13 0 36340 0 0
T14 0 832 0 0
T15 0 3911 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 470298920 470166784 0 0
T1 76918 76843 0 0
T2 345013 344920 0 0
T3 1126 1063 0 0
T4 397022 397015 0 0
T5 180401 180349 0 0
T6 175313 175224 0 0
T7 19215 19121 0 0
T8 338114 338035 0 0
T9 2598 2536 0 0
T10 135030 135007 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 470298920 470166784 0 0
T1 76918 76843 0 0
T2 345013 344920 0 0
T3 1126 1063 0 0
T4 397022 397015 0 0
T5 180401 180349 0 0
T6 175313 175224 0 0
T7 19215 19121 0 0
T8 338114 338035 0 0
T9 2598 2536 0 0
T10 135030 135007 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 470298920 470166784 0 0
T1 76918 76843 0 0
T2 345013 344920 0 0
T3 1126 1063 0 0
T4 397022 397015 0 0
T5 180401 180349 0 0
T6 175313 175224 0 0
T7 19215 19121 0 0
T8 338114 338035 0 0
T9 2598 2536 0 0
T10 135030 135007 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1150 1150 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 470298920 176752 0 0
DepthKnown_A 470298920 470166784 0 0
RvalidKnown_A 470298920 470166784 0 0
WreadyKnown_A 470298920 470166784 0 0
gen_passthru_fifo.paramCheckPass 1150 1150 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 470298920 176752 0 0
T4 397022 800 0 0
T5 180401 681 0 0
T6 175313 0 0 0
T7 19215 43 0 0
T8 338114 565 0 0
T9 2598 0 0 0
T10 135030 519 0 0
T11 30712 0 0 0
T12 98992 330 0 0
T13 179028 320 0 0
T17 0 31 0 0
T38 0 65 0 0
T39 0 590 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 470298920 470166784 0 0
T1 76918 76843 0 0
T2 345013 344920 0 0
T3 1126 1063 0 0
T4 397022 397015 0 0
T5 180401 180349 0 0
T6 175313 175224 0 0
T7 19215 19121 0 0
T8 338114 338035 0 0
T9 2598 2536 0 0
T10 135030 135007 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 470298920 470166784 0 0
T1 76918 76843 0 0
T2 345013 344920 0 0
T3 1126 1063 0 0
T4 397022 397015 0 0
T5 180401 180349 0 0
T6 175313 175224 0 0
T7 19215 19121 0 0
T8 338114 338035 0 0
T9 2598 2536 0 0
T10 135030 135007 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 470298920 470166784 0 0
T1 76918 76843 0 0
T2 345013 344920 0 0
T3 1126 1063 0 0
T4 397022 397015 0 0
T5 180401 180349 0 0
T6 175313 175224 0 0
T7 19215 19121 0 0
T8 338114 338035 0 0
T9 2598 2536 0 0
T10 135030 135007 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1150 1150 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 470298920 402405 0 0
DepthKnown_A 470298920 470166784 0 0
RvalidKnown_A 470298920 470166784 0 0
WreadyKnown_A 470298920 470166784 0 0
gen_passthru_fifo.paramCheckPass 1150 1150 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 470298920 402405 0 0
T4 397022 2475 0 0
T5 180401 681 0 0
T6 175313 0 0 0
T7 19215 43 0 0
T8 338114 565 0 0
T9 2598 0 0 0
T10 135030 2070 0 0
T11 30712 0 0 0
T12 98992 330 0 0
T13 179028 1468 0 0
T17 0 127 0 0
T38 0 259 0 0
T39 0 1784 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 470298920 470166784 0 0
T1 76918 76843 0 0
T2 345013 344920 0 0
T3 1126 1063 0 0
T4 397022 397015 0 0
T5 180401 180349 0 0
T6 175313 175224 0 0
T7 19215 19121 0 0
T8 338114 338035 0 0
T9 2598 2536 0 0
T10 135030 135007 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 470298920 470166784 0 0
T1 76918 76843 0 0
T2 345013 344920 0 0
T3 1126 1063 0 0
T4 397022 397015 0 0
T5 180401 180349 0 0
T6 175313 175224 0 0
T7 19215 19121 0 0
T8 338114 338035 0 0
T9 2598 2536 0 0
T10 135030 135007 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 470298920 470166784 0 0
T1 76918 76843 0 0
T2 345013 344920 0 0
T3 1126 1063 0 0
T4 397022 397015 0 0
T5 180401 180349 0 0
T6 175313 175224 0 0
T7 19215 19121 0 0
T8 338114 338035 0 0
T9 2598 2536 0 0
T10 135030 135007 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1150 1150 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 470298920 5726397 0 0
DepthKnown_A 470298920 470166784 0 0
RvalidKnown_A 470298920 470166784 0 0
WreadyKnown_A 470298920 470166784 0 0
gen_passthru_fifo.paramCheckPass 1150 1150 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 470298920 5726397 0 0
T1 76918 2555 0 0
T2 345013 563 0 0
T3 1126 18 0 0
T4 397022 6487 0 0
T5 180401 5592 0 0
T6 175313 868 0 0
T7 19215 5785 0 0
T8 338114 7821 0 0
T9 2598 45 0 0
T10 135030 26412 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 470298920 470166784 0 0
T1 76918 76843 0 0
T2 345013 344920 0 0
T3 1126 1063 0 0
T4 397022 397015 0 0
T5 180401 180349 0 0
T6 175313 175224 0 0
T7 19215 19121 0 0
T8 338114 338035 0 0
T9 2598 2536 0 0
T10 135030 135007 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 470298920 470166784 0 0
T1 76918 76843 0 0
T2 345013 344920 0 0
T3 1126 1063 0 0
T4 397022 397015 0 0
T5 180401 180349 0 0
T6 175313 175224 0 0
T7 19215 19121 0 0
T8 338114 338035 0 0
T9 2598 2536 0 0
T10 135030 135007 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 470298920 470166784 0 0
T1 76918 76843 0 0
T2 345013 344920 0 0
T3 1126 1063 0 0
T4 397022 397015 0 0
T5 180401 180349 0 0
T6 175313 175224 0 0
T7 19215 19121 0 0
T8 338114 338035 0 0
T9 2598 2536 0 0
T10 135030 135007 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1150 1150 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 470298920 12107063 0 0
DepthKnown_A 470298920 470166784 0 0
RvalidKnown_A 470298920 470166784 0 0
WreadyKnown_A 470298920 470166784 0 0
gen_passthru_fifo.paramCheckPass 1150 1150 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 470298920 12107063 0 0
T1 76918 2553 0 0
T2 345013 563 0 0
T3 1126 84 0 0
T4 397022 19648 0 0
T5 180401 5566 0 0
T6 175313 868 0 0
T7 19215 5785 0 0
T8 338114 7769 0 0
T9 2598 45 0 0
T10 135030 86841 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 470298920 470166784 0 0
T1 76918 76843 0 0
T2 345013 344920 0 0
T3 1126 1063 0 0
T4 397022 397015 0 0
T5 180401 180349 0 0
T6 175313 175224 0 0
T7 19215 19121 0 0
T8 338114 338035 0 0
T9 2598 2536 0 0
T10 135030 135007 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 470298920 470166784 0 0
T1 76918 76843 0 0
T2 345013 344920 0 0
T3 1126 1063 0 0
T4 397022 397015 0 0
T5 180401 180349 0 0
T6 175313 175224 0 0
T7 19215 19121 0 0
T8 338114 338035 0 0
T9 2598 2536 0 0
T10 135030 135007 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 470298920 470166784 0 0
T1 76918 76843 0 0
T2 345013 344920 0 0
T3 1126 1063 0 0
T4 397022 397015 0 0
T5 180401 180349 0 0
T6 175313 175224 0 0
T7 19215 19121 0 0
T8 338114 338035 0 0
T9 2598 2536 0 0
T10 135030 135007 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1150 1150 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%