Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T5,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T5,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T5,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T5,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T5,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T5,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
Covered |
T1,T3,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153758545 |
20776814 |
0 |
0 |
T1 |
13700 |
12608 |
0 |
0 |
T2 |
29339 |
0 |
0 |
0 |
T3 |
25152 |
0 |
0 |
0 |
T5 |
78075 |
906 |
0 |
0 |
T6 |
822283 |
173098 |
0 |
0 |
T7 |
15477 |
14331 |
0 |
0 |
T8 |
130709 |
227232 |
0 |
0 |
T9 |
542759 |
107742 |
0 |
0 |
T10 |
1580 |
1446 |
0 |
0 |
T11 |
159632 |
264015 |
0 |
0 |
T13 |
0 |
17465 |
0 |
0 |
T25 |
0 |
9671 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153758545 |
117834678 |
0 |
0 |
T1 |
13700 |
13700 |
0 |
0 |
T2 |
29339 |
0 |
0 |
0 |
T3 |
25152 |
25152 |
0 |
0 |
T5 |
78075 |
77886 |
0 |
0 |
T6 |
822283 |
819183 |
0 |
0 |
T7 |
15477 |
15477 |
0 |
0 |
T8 |
130709 |
103833 |
0 |
0 |
T9 |
542759 |
384251 |
0 |
0 |
T10 |
1580 |
1580 |
0 |
0 |
T11 |
159632 |
132524 |
0 |
0 |
T12 |
0 |
90320 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153758545 |
117834678 |
0 |
0 |
T1 |
13700 |
13700 |
0 |
0 |
T2 |
29339 |
0 |
0 |
0 |
T3 |
25152 |
25152 |
0 |
0 |
T5 |
78075 |
77886 |
0 |
0 |
T6 |
822283 |
819183 |
0 |
0 |
T7 |
15477 |
15477 |
0 |
0 |
T8 |
130709 |
103833 |
0 |
0 |
T9 |
542759 |
384251 |
0 |
0 |
T10 |
1580 |
1580 |
0 |
0 |
T11 |
159632 |
132524 |
0 |
0 |
T12 |
0 |
90320 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153758545 |
117834678 |
0 |
0 |
T1 |
13700 |
13700 |
0 |
0 |
T2 |
29339 |
0 |
0 |
0 |
T3 |
25152 |
25152 |
0 |
0 |
T5 |
78075 |
77886 |
0 |
0 |
T6 |
822283 |
819183 |
0 |
0 |
T7 |
15477 |
15477 |
0 |
0 |
T8 |
130709 |
103833 |
0 |
0 |
T9 |
542759 |
384251 |
0 |
0 |
T10 |
1580 |
1580 |
0 |
0 |
T11 |
159632 |
132524 |
0 |
0 |
T12 |
0 |
90320 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153758545 |
20776814 |
0 |
0 |
T1 |
13700 |
12608 |
0 |
0 |
T2 |
29339 |
0 |
0 |
0 |
T3 |
25152 |
0 |
0 |
0 |
T5 |
78075 |
906 |
0 |
0 |
T6 |
822283 |
173098 |
0 |
0 |
T7 |
15477 |
14331 |
0 |
0 |
T8 |
130709 |
227232 |
0 |
0 |
T9 |
542759 |
107742 |
0 |
0 |
T10 |
1580 |
1446 |
0 |
0 |
T11 |
159632 |
264015 |
0 |
0 |
T13 |
0 |
17465 |
0 |
0 |
T25 |
0 |
9671 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T5,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T5 |
1 | 0 | 1 | Covered | T1,T5,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T5,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T5,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T5,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T5,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T5,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
Covered |
T1,T3,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153758545 |
21847314 |
0 |
0 |
T1 |
13700 |
13396 |
0 |
0 |
T2 |
29339 |
0 |
0 |
0 |
T3 |
25152 |
0 |
0 |
0 |
T5 |
78075 |
1030 |
0 |
0 |
T6 |
822283 |
181965 |
0 |
0 |
T7 |
15477 |
15173 |
0 |
0 |
T8 |
130709 |
237521 |
0 |
0 |
T9 |
542759 |
114661 |
0 |
0 |
T10 |
1580 |
1540 |
0 |
0 |
T11 |
159632 |
277807 |
0 |
0 |
T13 |
0 |
18276 |
0 |
0 |
T25 |
0 |
10072 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153758545 |
117834678 |
0 |
0 |
T1 |
13700 |
13700 |
0 |
0 |
T2 |
29339 |
0 |
0 |
0 |
T3 |
25152 |
25152 |
0 |
0 |
T5 |
78075 |
77886 |
0 |
0 |
T6 |
822283 |
819183 |
0 |
0 |
T7 |
15477 |
15477 |
0 |
0 |
T8 |
130709 |
103833 |
0 |
0 |
T9 |
542759 |
384251 |
0 |
0 |
T10 |
1580 |
1580 |
0 |
0 |
T11 |
159632 |
132524 |
0 |
0 |
T12 |
0 |
90320 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153758545 |
117834678 |
0 |
0 |
T1 |
13700 |
13700 |
0 |
0 |
T2 |
29339 |
0 |
0 |
0 |
T3 |
25152 |
25152 |
0 |
0 |
T5 |
78075 |
77886 |
0 |
0 |
T6 |
822283 |
819183 |
0 |
0 |
T7 |
15477 |
15477 |
0 |
0 |
T8 |
130709 |
103833 |
0 |
0 |
T9 |
542759 |
384251 |
0 |
0 |
T10 |
1580 |
1580 |
0 |
0 |
T11 |
159632 |
132524 |
0 |
0 |
T12 |
0 |
90320 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153758545 |
117834678 |
0 |
0 |
T1 |
13700 |
13700 |
0 |
0 |
T2 |
29339 |
0 |
0 |
0 |
T3 |
25152 |
25152 |
0 |
0 |
T5 |
78075 |
77886 |
0 |
0 |
T6 |
822283 |
819183 |
0 |
0 |
T7 |
15477 |
15477 |
0 |
0 |
T8 |
130709 |
103833 |
0 |
0 |
T9 |
542759 |
384251 |
0 |
0 |
T10 |
1580 |
1580 |
0 |
0 |
T11 |
159632 |
132524 |
0 |
0 |
T12 |
0 |
90320 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153758545 |
21847314 |
0 |
0 |
T1 |
13700 |
13396 |
0 |
0 |
T2 |
29339 |
0 |
0 |
0 |
T3 |
25152 |
0 |
0 |
0 |
T5 |
78075 |
1030 |
0 |
0 |
T6 |
822283 |
181965 |
0 |
0 |
T7 |
15477 |
15173 |
0 |
0 |
T8 |
130709 |
237521 |
0 |
0 |
T9 |
542759 |
114661 |
0 |
0 |
T10 |
1580 |
1540 |
0 |
0 |
T11 |
159632 |
277807 |
0 |
0 |
T13 |
0 |
18276 |
0 |
0 |
T25 |
0 |
10072 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T5 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
Covered |
T1,T3,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153758545 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153758545 |
117834678 |
0 |
0 |
T1 |
13700 |
13700 |
0 |
0 |
T2 |
29339 |
0 |
0 |
0 |
T3 |
25152 |
25152 |
0 |
0 |
T5 |
78075 |
77886 |
0 |
0 |
T6 |
822283 |
819183 |
0 |
0 |
T7 |
15477 |
15477 |
0 |
0 |
T8 |
130709 |
103833 |
0 |
0 |
T9 |
542759 |
384251 |
0 |
0 |
T10 |
1580 |
1580 |
0 |
0 |
T11 |
159632 |
132524 |
0 |
0 |
T12 |
0 |
90320 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153758545 |
117834678 |
0 |
0 |
T1 |
13700 |
13700 |
0 |
0 |
T2 |
29339 |
0 |
0 |
0 |
T3 |
25152 |
25152 |
0 |
0 |
T5 |
78075 |
77886 |
0 |
0 |
T6 |
822283 |
819183 |
0 |
0 |
T7 |
15477 |
15477 |
0 |
0 |
T8 |
130709 |
103833 |
0 |
0 |
T9 |
542759 |
384251 |
0 |
0 |
T10 |
1580 |
1580 |
0 |
0 |
T11 |
159632 |
132524 |
0 |
0 |
T12 |
0 |
90320 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153758545 |
117834678 |
0 |
0 |
T1 |
13700 |
13700 |
0 |
0 |
T2 |
29339 |
0 |
0 |
0 |
T3 |
25152 |
25152 |
0 |
0 |
T5 |
78075 |
77886 |
0 |
0 |
T6 |
822283 |
819183 |
0 |
0 |
T7 |
15477 |
15477 |
0 |
0 |
T8 |
130709 |
103833 |
0 |
0 |
T9 |
542759 |
384251 |
0 |
0 |
T10 |
1580 |
1580 |
0 |
0 |
T11 |
159632 |
132524 |
0 |
0 |
T12 |
0 |
90320 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153758545 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T8,T9,T11 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T8,T9 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T8,T9 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T8,T9,T11 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T8,T9 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T8,T9,T11 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T8,T9,T11 |
1 | 0 | 1 | Covered | T8,T9,T11 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T8,T9,T11 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T8,T9,T11 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T8,T9,T11 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T8,T9,T11 |
1 | 0 | Covered | T8,T9,T11 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T11 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T8,T9 |
0 |
0 |
Covered |
T2,T8,T9 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T11 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153758545 |
6782302 |
0 |
0 |
T8 |
130709 |
62871 |
0 |
0 |
T9 |
542759 |
29296 |
0 |
0 |
T10 |
1580 |
0 |
0 |
0 |
T11 |
159632 |
95256 |
0 |
0 |
T12 |
90510 |
0 |
0 |
0 |
T13 |
18590 |
0 |
0 |
0 |
T14 |
2320 |
1044 |
0 |
0 |
T16 |
0 |
28569 |
0 |
0 |
T25 |
22681 |
0 |
0 |
0 |
T26 |
67895 |
0 |
0 |
0 |
T27 |
0 |
48913 |
0 |
0 |
T28 |
0 |
52276 |
0 |
0 |
T29 |
0 |
23843 |
0 |
0 |
T30 |
0 |
15252 |
0 |
0 |
T39 |
29462 |
0 |
0 |
0 |
T40 |
0 |
28948 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153758545 |
34483803 |
0 |
0 |
T2 |
29339 |
27160 |
0 |
0 |
T3 |
25152 |
0 |
0 |
0 |
T5 |
78075 |
0 |
0 |
0 |
T6 |
822283 |
0 |
0 |
0 |
T7 |
15477 |
0 |
0 |
0 |
T8 |
130709 |
259088 |
0 |
0 |
T9 |
542759 |
151680 |
0 |
0 |
T10 |
1580 |
0 |
0 |
0 |
T11 |
159632 |
254232 |
0 |
0 |
T12 |
90510 |
0 |
0 |
0 |
T14 |
0 |
2280 |
0 |
0 |
T26 |
0 |
64832 |
0 |
0 |
T27 |
0 |
118600 |
0 |
0 |
T28 |
0 |
182368 |
0 |
0 |
T29 |
0 |
133416 |
0 |
0 |
T30 |
0 |
38240 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153758545 |
34483803 |
0 |
0 |
T2 |
29339 |
27160 |
0 |
0 |
T3 |
25152 |
0 |
0 |
0 |
T5 |
78075 |
0 |
0 |
0 |
T6 |
822283 |
0 |
0 |
0 |
T7 |
15477 |
0 |
0 |
0 |
T8 |
130709 |
259088 |
0 |
0 |
T9 |
542759 |
151680 |
0 |
0 |
T10 |
1580 |
0 |
0 |
0 |
T11 |
159632 |
254232 |
0 |
0 |
T12 |
90510 |
0 |
0 |
0 |
T14 |
0 |
2280 |
0 |
0 |
T26 |
0 |
64832 |
0 |
0 |
T27 |
0 |
118600 |
0 |
0 |
T28 |
0 |
182368 |
0 |
0 |
T29 |
0 |
133416 |
0 |
0 |
T30 |
0 |
38240 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153758545 |
34483803 |
0 |
0 |
T2 |
29339 |
27160 |
0 |
0 |
T3 |
25152 |
0 |
0 |
0 |
T5 |
78075 |
0 |
0 |
0 |
T6 |
822283 |
0 |
0 |
0 |
T7 |
15477 |
0 |
0 |
0 |
T8 |
130709 |
259088 |
0 |
0 |
T9 |
542759 |
151680 |
0 |
0 |
T10 |
1580 |
0 |
0 |
0 |
T11 |
159632 |
254232 |
0 |
0 |
T12 |
90510 |
0 |
0 |
0 |
T14 |
0 |
2280 |
0 |
0 |
T26 |
0 |
64832 |
0 |
0 |
T27 |
0 |
118600 |
0 |
0 |
T28 |
0 |
182368 |
0 |
0 |
T29 |
0 |
133416 |
0 |
0 |
T30 |
0 |
38240 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153758545 |
6782302 |
0 |
0 |
T8 |
130709 |
62871 |
0 |
0 |
T9 |
542759 |
29296 |
0 |
0 |
T10 |
1580 |
0 |
0 |
0 |
T11 |
159632 |
95256 |
0 |
0 |
T12 |
90510 |
0 |
0 |
0 |
T13 |
18590 |
0 |
0 |
0 |
T14 |
2320 |
1044 |
0 |
0 |
T16 |
0 |
28569 |
0 |
0 |
T25 |
22681 |
0 |
0 |
0 |
T26 |
67895 |
0 |
0 |
0 |
T27 |
0 |
48913 |
0 |
0 |
T28 |
0 |
52276 |
0 |
0 |
T29 |
0 |
23843 |
0 |
0 |
T30 |
0 |
15252 |
0 |
0 |
T39 |
29462 |
0 |
0 |
0 |
T40 |
0 |
28948 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T8,T9 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T8,T9 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T8,T9,T11 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T8,T9 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T8,T9,T11 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T8,T9,T11 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T8,T9,T11 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T8,T9,T11 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T8,T9 |
0 |
0 |
Covered |
T2,T8,T9 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T11 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153758545 |
217970 |
0 |
0 |
T8 |
130709 |
2017 |
0 |
0 |
T9 |
542759 |
941 |
0 |
0 |
T10 |
1580 |
0 |
0 |
0 |
T11 |
159632 |
3066 |
0 |
0 |
T12 |
90510 |
0 |
0 |
0 |
T13 |
18590 |
0 |
0 |
0 |
T14 |
2320 |
33 |
0 |
0 |
T16 |
0 |
920 |
0 |
0 |
T25 |
22681 |
0 |
0 |
0 |
T26 |
67895 |
0 |
0 |
0 |
T27 |
0 |
1568 |
0 |
0 |
T28 |
0 |
1680 |
0 |
0 |
T29 |
0 |
763 |
0 |
0 |
T30 |
0 |
491 |
0 |
0 |
T39 |
29462 |
0 |
0 |
0 |
T40 |
0 |
929 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153758545 |
34483803 |
0 |
0 |
T2 |
29339 |
27160 |
0 |
0 |
T3 |
25152 |
0 |
0 |
0 |
T5 |
78075 |
0 |
0 |
0 |
T6 |
822283 |
0 |
0 |
0 |
T7 |
15477 |
0 |
0 |
0 |
T8 |
130709 |
259088 |
0 |
0 |
T9 |
542759 |
151680 |
0 |
0 |
T10 |
1580 |
0 |
0 |
0 |
T11 |
159632 |
254232 |
0 |
0 |
T12 |
90510 |
0 |
0 |
0 |
T14 |
0 |
2280 |
0 |
0 |
T26 |
0 |
64832 |
0 |
0 |
T27 |
0 |
118600 |
0 |
0 |
T28 |
0 |
182368 |
0 |
0 |
T29 |
0 |
133416 |
0 |
0 |
T30 |
0 |
38240 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153758545 |
34483803 |
0 |
0 |
T2 |
29339 |
27160 |
0 |
0 |
T3 |
25152 |
0 |
0 |
0 |
T5 |
78075 |
0 |
0 |
0 |
T6 |
822283 |
0 |
0 |
0 |
T7 |
15477 |
0 |
0 |
0 |
T8 |
130709 |
259088 |
0 |
0 |
T9 |
542759 |
151680 |
0 |
0 |
T10 |
1580 |
0 |
0 |
0 |
T11 |
159632 |
254232 |
0 |
0 |
T12 |
90510 |
0 |
0 |
0 |
T14 |
0 |
2280 |
0 |
0 |
T26 |
0 |
64832 |
0 |
0 |
T27 |
0 |
118600 |
0 |
0 |
T28 |
0 |
182368 |
0 |
0 |
T29 |
0 |
133416 |
0 |
0 |
T30 |
0 |
38240 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153758545 |
34483803 |
0 |
0 |
T2 |
29339 |
27160 |
0 |
0 |
T3 |
25152 |
0 |
0 |
0 |
T5 |
78075 |
0 |
0 |
0 |
T6 |
822283 |
0 |
0 |
0 |
T7 |
15477 |
0 |
0 |
0 |
T8 |
130709 |
259088 |
0 |
0 |
T9 |
542759 |
151680 |
0 |
0 |
T10 |
1580 |
0 |
0 |
0 |
T11 |
159632 |
254232 |
0 |
0 |
T12 |
90510 |
0 |
0 |
0 |
T14 |
0 |
2280 |
0 |
0 |
T26 |
0 |
64832 |
0 |
0 |
T27 |
0 |
118600 |
0 |
0 |
T28 |
0 |
182368 |
0 |
0 |
T29 |
0 |
133416 |
0 |
0 |
T30 |
0 |
38240 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153758545 |
217970 |
0 |
0 |
T8 |
130709 |
2017 |
0 |
0 |
T9 |
542759 |
941 |
0 |
0 |
T10 |
1580 |
0 |
0 |
0 |
T11 |
159632 |
3066 |
0 |
0 |
T12 |
90510 |
0 |
0 |
0 |
T13 |
18590 |
0 |
0 |
0 |
T14 |
2320 |
33 |
0 |
0 |
T16 |
0 |
920 |
0 |
0 |
T25 |
22681 |
0 |
0 |
0 |
T26 |
67895 |
0 |
0 |
0 |
T27 |
0 |
1568 |
0 |
0 |
T28 |
0 |
1680 |
0 |
0 |
T29 |
0 |
763 |
0 |
0 |
T30 |
0 |
491 |
0 |
0 |
T39 |
29462 |
0 |
0 |
0 |
T40 |
0 |
929 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T5,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447831012 |
3110515 |
0 |
0 |
T1 |
113004 |
832 |
0 |
0 |
T2 |
62913 |
0 |
0 |
0 |
T3 |
12052 |
832 |
0 |
0 |
T4 |
807 |
0 |
0 |
0 |
T5 |
51469 |
832 |
0 |
0 |
T6 |
177227 |
36168 |
0 |
0 |
T7 |
8537 |
832 |
0 |
0 |
T8 |
341948 |
26372 |
0 |
0 |
T9 |
566701 |
11024 |
0 |
0 |
T10 |
11796 |
3865 |
0 |
0 |
T11 |
0 |
18304 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447831012 |
447743172 |
0 |
0 |
T1 |
113004 |
112908 |
0 |
0 |
T2 |
62913 |
62822 |
0 |
0 |
T3 |
12052 |
11972 |
0 |
0 |
T4 |
807 |
711 |
0 |
0 |
T5 |
51469 |
51390 |
0 |
0 |
T6 |
177227 |
177221 |
0 |
0 |
T7 |
8537 |
8467 |
0 |
0 |
T8 |
341948 |
341921 |
0 |
0 |
T9 |
566701 |
566493 |
0 |
0 |
T10 |
11796 |
11718 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447831012 |
447743172 |
0 |
0 |
T1 |
113004 |
112908 |
0 |
0 |
T2 |
62913 |
62822 |
0 |
0 |
T3 |
12052 |
11972 |
0 |
0 |
T4 |
807 |
711 |
0 |
0 |
T5 |
51469 |
51390 |
0 |
0 |
T6 |
177227 |
177221 |
0 |
0 |
T7 |
8537 |
8467 |
0 |
0 |
T8 |
341948 |
341921 |
0 |
0 |
T9 |
566701 |
566493 |
0 |
0 |
T10 |
11796 |
11718 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447831012 |
447743172 |
0 |
0 |
T1 |
113004 |
112908 |
0 |
0 |
T2 |
62913 |
62822 |
0 |
0 |
T3 |
12052 |
11972 |
0 |
0 |
T4 |
807 |
711 |
0 |
0 |
T5 |
51469 |
51390 |
0 |
0 |
T6 |
177227 |
177221 |
0 |
0 |
T7 |
8537 |
8467 |
0 |
0 |
T8 |
341948 |
341921 |
0 |
0 |
T9 |
566701 |
566493 |
0 |
0 |
T10 |
11796 |
11718 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447831012 |
3110515 |
0 |
0 |
T1 |
113004 |
832 |
0 |
0 |
T2 |
62913 |
0 |
0 |
0 |
T3 |
12052 |
832 |
0 |
0 |
T4 |
807 |
0 |
0 |
0 |
T5 |
51469 |
832 |
0 |
0 |
T6 |
177227 |
36168 |
0 |
0 |
T7 |
8537 |
832 |
0 |
0 |
T8 |
341948 |
26372 |
0 |
0 |
T9 |
566701 |
11024 |
0 |
0 |
T10 |
11796 |
3865 |
0 |
0 |
T11 |
0 |
18304 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447831012 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447831012 |
447743172 |
0 |
0 |
T1 |
113004 |
112908 |
0 |
0 |
T2 |
62913 |
62822 |
0 |
0 |
T3 |
12052 |
11972 |
0 |
0 |
T4 |
807 |
711 |
0 |
0 |
T5 |
51469 |
51390 |
0 |
0 |
T6 |
177227 |
177221 |
0 |
0 |
T7 |
8537 |
8467 |
0 |
0 |
T8 |
341948 |
341921 |
0 |
0 |
T9 |
566701 |
566493 |
0 |
0 |
T10 |
11796 |
11718 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447831012 |
447743172 |
0 |
0 |
T1 |
113004 |
112908 |
0 |
0 |
T2 |
62913 |
62822 |
0 |
0 |
T3 |
12052 |
11972 |
0 |
0 |
T4 |
807 |
711 |
0 |
0 |
T5 |
51469 |
51390 |
0 |
0 |
T6 |
177227 |
177221 |
0 |
0 |
T7 |
8537 |
8467 |
0 |
0 |
T8 |
341948 |
341921 |
0 |
0 |
T9 |
566701 |
566493 |
0 |
0 |
T10 |
11796 |
11718 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447831012 |
447743172 |
0 |
0 |
T1 |
113004 |
112908 |
0 |
0 |
T2 |
62913 |
62822 |
0 |
0 |
T3 |
12052 |
11972 |
0 |
0 |
T4 |
807 |
711 |
0 |
0 |
T5 |
51469 |
51390 |
0 |
0 |
T6 |
177227 |
177221 |
0 |
0 |
T7 |
8537 |
8467 |
0 |
0 |
T8 |
341948 |
341921 |
0 |
0 |
T9 |
566701 |
566493 |
0 |
0 |
T10 |
11796 |
11718 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447831012 |
0 |
0 |
0 |