Line Coverage for Module : 
prim_sync_reqack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Module : 
prim_sync_reqack
 | Total | Covered | Percent | 
| Conditions | 6 | 4 | 66.67 | 
| Logical | 6 | 4 | 66.67 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T3,T5 | 
| 1 | 1 | Covered | T1,T3,T5 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T3,T5 | 
| 1 | 1 | Covered | T1,T3,T5 | 
Branch Coverage for Module : 
prim_sync_reqack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T1,T3,T5 | 
| EVEN  | 
0 | 
- | 
Covered | 
T1,T2,T3 | 
| ODD  | 
- | 
1 | 
Covered | 
T8,T9,T11 | 
| ODD  | 
- | 
0 | 
Covered | 
T1,T3,T5 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T1,T3,T5 | 
| EVEN  | 
0 | 
- | 
Covered | 
T1,T2,T3 | 
| ODD  | 
- | 
1 | 
Covered | 
T8,T9,T11 | 
| ODD  | 
- | 
0 | 
Covered | 
T1,T3,T5 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Module : 
prim_sync_reqack
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
461275635 | 
100096 | 
0 | 
0 | 
| T1 | 
13700 | 
1 | 
0 | 
0 | 
| T2 | 
29339 | 
0 | 
0 | 
0 | 
| T3 | 
25152 | 
1 | 
0 | 
0 | 
| T5 | 
78075 | 
1 | 
0 | 
0 | 
| T6 | 
822283 | 
1 | 
0 | 
0 | 
| T7 | 
15477 | 
1 | 
0 | 
0 | 
| T8 | 
261418 | 
943 | 
0 | 
0 | 
| T9 | 
1085518 | 
608 | 
0 | 
0 | 
| T10 | 
3160 | 
1 | 
0 | 
0 | 
| T11 | 
319264 | 
1186 | 
0 | 
0 | 
| T12 | 
90510 | 
1 | 
0 | 
0 | 
| T13 | 
18590 | 
0 | 
0 | 
0 | 
| T14 | 
2320 | 
9 | 
0 | 
0 | 
| T16 | 
0 | 
436 | 
0 | 
0 | 
| T25 | 
22681 | 
0 | 
0 | 
0 | 
| T26 | 
67895 | 
0 | 
0 | 
0 | 
| T27 | 
0 | 
739 | 
0 | 
0 | 
| T28 | 
0 | 
1072 | 
0 | 
0 | 
| T29 | 
0 | 
291 | 
0 | 
0 | 
| T30 | 
0 | 
150 | 
0 | 
0 | 
| T39 | 
29462 | 
0 | 
0 | 
0 | 
| T40 | 
0 | 
410 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1343493036 | 
96330 | 
0 | 
0 | 
| T1 | 
113004 | 
1 | 
0 | 
0 | 
| T2 | 
62913 | 
0 | 
0 | 
0 | 
| T3 | 
12052 | 
1 | 
0 | 
0 | 
| T4 | 
807 | 
0 | 
0 | 
0 | 
| T5 | 
51469 | 
1 | 
0 | 
0 | 
| T6 | 
177227 | 
1 | 
0 | 
0 | 
| T7 | 
8537 | 
1 | 
0 | 
0 | 
| T8 | 
683896 | 
870 | 
0 | 
0 | 
| T9 | 
1133402 | 
603 | 
0 | 
0 | 
| T10 | 
23592 | 
1 | 
0 | 
0 | 
| T11 | 
741021 | 
1113 | 
0 | 
0 | 
| T12 | 
366738 | 
1 | 
0 | 
0 | 
| T13 | 
47434 | 
0 | 
0 | 
0 | 
| T14 | 
13068 | 
9 | 
0 | 
0 | 
| T16 | 
0 | 
431 | 
0 | 
0 | 
| T23 | 
1191 | 
0 | 
0 | 
0 | 
| T24 | 
2986 | 
0 | 
0 | 
0 | 
| T25 | 
71836 | 
0 | 
0 | 
0 | 
| T27 | 
0 | 
707 | 
0 | 
0 | 
| T28 | 
0 | 
1021 | 
0 | 
0 | 
| T29 | 
0 | 
162 | 
0 | 
0 | 
| T30 | 
0 | 
146 | 
0 | 
0 | 
| T40 | 
0 | 
261 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_readcmd.u_readbuffer.u_sys2spi_clr
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 26 | 72.22 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 7 | 58.33 | 
| ALWAYS | 263 | 12 | 7 | 58.33 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
0 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
0 | 
1 | 
| 242 | 
0 | 
1 | 
| 245 | 
0 | 
1 | 
| 246 | 
0 | 
1 | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
0 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
0 | 
1 | 
| 286 | 
0 | 
1 | 
| 289 | 
0 | 
1 | 
| 290 | 
0 | 
1 | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_readcmd.u_readbuffer.u_sys2spi_clr
 | Total | Covered | Percent | 
| Conditions | 6 | 0 | 0.00 | 
| Logical | 6 | 0 | 0.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
Branch Coverage for Instance : tb.dut.u_readcmd.u_readbuffer.u_sys2spi_clr
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
6 | 
50.00  | 
| CASE | 
225 | 
4 | 
1 | 
25.00  | 
| CASE | 
269 | 
4 | 
1 | 
25.00  | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Not Covered | 
 | 
| EVEN  | 
0 | 
- | 
Covered | 
T1,T2,T3 | 
| ODD  | 
- | 
1 | 
Not Covered | 
 | 
| ODD  | 
- | 
0 | 
Not Covered | 
 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Not Covered | 
 | 
| EVEN  | 
0 | 
- | 
Covered | 
T1,T2,T3 | 
| ODD  | 
- | 
1 | 
Not Covered | 
 | 
| ODD  | 
- | 
0 | 
Not Covered | 
 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_readcmd.u_readbuffer.u_sys2spi_clr
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153758545 | 
0 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
447831012 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_spid_addr_4b.u_sys2spi_sync.u_prim_sync_reqack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 34 | 94.44 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 11 | 91.67 | 
| ALWAYS | 263 | 12 | 11 | 91.67 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
0 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
0 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_spid_addr_4b.u_sys2spi_sync.u_prim_sync_reqack
 | Total | Covered | Percent | 
| Conditions | 6 | 4 | 66.67 | 
| Logical | 6 | 4 | 66.67 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T3,T5 | 
| 1 | 1 | Covered | T1,T3,T5 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T3,T5 | 
| 1 | 1 | Covered | T1,T3,T5 | 
Branch Coverage for Instance : tb.dut.u_spid_addr_4b.u_sys2spi_sync.u_prim_sync_reqack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
10 | 
83.33  | 
| CASE | 
225 | 
4 | 
3 | 
75.00  | 
| CASE | 
269 | 
4 | 
3 | 
75.00  | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T1,T3,T5 | 
| EVEN  | 
0 | 
- | 
Covered | 
T1,T2,T3 | 
| ODD  | 
- | 
1 | 
Not Covered | 
 | 
| ODD  | 
- | 
0 | 
Covered | 
T1,T3,T5 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T1,T3,T5 | 
| EVEN  | 
0 | 
- | 
Covered | 
T1,T2,T3 | 
| ODD  | 
- | 
1 | 
Not Covered | 
 | 
| ODD  | 
- | 
0 | 
Covered | 
T1,T3,T5 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_spid_addr_4b.u_sys2spi_sync.u_prim_sync_reqack
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153758545 | 
632 | 
0 | 
0 | 
| T1 | 
13700 | 
1 | 
0 | 
0 | 
| T2 | 
29339 | 
0 | 
0 | 
0 | 
| T3 | 
25152 | 
1 | 
0 | 
0 | 
| T5 | 
78075 | 
1 | 
0 | 
0 | 
| T6 | 
822283 | 
1 | 
0 | 
0 | 
| T7 | 
15477 | 
1 | 
0 | 
0 | 
| T8 | 
130709 | 
2 | 
0 | 
0 | 
| T9 | 
542759 | 
1 | 
0 | 
0 | 
| T10 | 
1580 | 
1 | 
0 | 
0 | 
| T11 | 
159632 | 
2 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
447831012 | 
632 | 
0 | 
0 | 
| T1 | 
113004 | 
1 | 
0 | 
0 | 
| T2 | 
62913 | 
0 | 
0 | 
0 | 
| T3 | 
12052 | 
1 | 
0 | 
0 | 
| T4 | 
807 | 
0 | 
0 | 
0 | 
| T5 | 
51469 | 
1 | 
0 | 
0 | 
| T6 | 
177227 | 
1 | 
0 | 
0 | 
| T7 | 
8537 | 
1 | 
0 | 
0 | 
| T8 | 
341948 | 
2 | 
0 | 
0 | 
| T9 | 
566701 | 
1 | 
0 | 
0 | 
| T10 | 
11796 | 
1 | 
0 | 
0 | 
| T11 | 
0 | 
2 | 
0 | 
0 | 
| T12 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_spi_tpm.u_wrfifo_release_reqack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_wrfifo_release_reqack
 | Total | Covered | Percent | 
| Conditions | 6 | 3 | 50.00 | 
| Logical | 6 | 3 | 50.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T8,T9,T11 | 
| 1 | 1 | Covered | T8,T9,T11 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T8,T9,T11 | 
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_wrfifo_release_reqack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T8,T9,T11 | 
| EVEN  | 
0 | 
- | 
Covered | 
T1,T2,T3 | 
| ODD  | 
- | 
1 | 
Covered | 
T8,T9,T11 | 
| ODD  | 
- | 
0 | 
Covered | 
T8,T9,T11 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T8,T9,T11 | 
| EVEN  | 
0 | 
- | 
Covered | 
T1,T2,T3 | 
| ODD  | 
- | 
1 | 
Covered | 
T8,T9,T11 | 
| ODD  | 
- | 
0 | 
Covered | 
T8,T9,T11 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_wrfifo_release_reqack
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153758545 | 
99464 | 
0 | 
0 | 
| T8 | 
130709 | 
941 | 
0 | 
0 | 
| T9 | 
542759 | 
607 | 
0 | 
0 | 
| T10 | 
1580 | 
0 | 
0 | 
0 | 
| T11 | 
159632 | 
1184 | 
0 | 
0 | 
| T12 | 
90510 | 
0 | 
0 | 
0 | 
| T13 | 
18590 | 
0 | 
0 | 
0 | 
| T14 | 
2320 | 
9 | 
0 | 
0 | 
| T16 | 
0 | 
436 | 
0 | 
0 | 
| T25 | 
22681 | 
0 | 
0 | 
0 | 
| T26 | 
67895 | 
0 | 
0 | 
0 | 
| T27 | 
0 | 
739 | 
0 | 
0 | 
| T28 | 
0 | 
1072 | 
0 | 
0 | 
| T29 | 
0 | 
291 | 
0 | 
0 | 
| T30 | 
0 | 
150 | 
0 | 
0 | 
| T39 | 
29462 | 
0 | 
0 | 
0 | 
| T40 | 
0 | 
410 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
447831012 | 
95698 | 
0 | 
0 | 
| T8 | 
341948 | 
868 | 
0 | 
0 | 
| T9 | 
566701 | 
602 | 
0 | 
0 | 
| T10 | 
11796 | 
0 | 
0 | 
0 | 
| T11 | 
741021 | 
1111 | 
0 | 
0 | 
| T12 | 
366738 | 
0 | 
0 | 
0 | 
| T13 | 
47434 | 
0 | 
0 | 
0 | 
| T14 | 
13068 | 
9 | 
0 | 
0 | 
| T16 | 
0 | 
431 | 
0 | 
0 | 
| T23 | 
1191 | 
0 | 
0 | 
0 | 
| T24 | 
2986 | 
0 | 
0 | 
0 | 
| T25 | 
71836 | 
0 | 
0 | 
0 | 
| T27 | 
0 | 
707 | 
0 | 
0 | 
| T28 | 
0 | 
1021 | 
0 | 
0 | 
| T29 | 
0 | 
162 | 
0 | 
0 | 
| T30 | 
0 | 
146 | 
0 | 
0 | 
| T40 | 
0 | 
261 | 
0 | 
0 |