Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 130 | 
1 | 
1 | 
| 131 | 
1 | 
1 | 
| 140 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
 | Total | Covered | Percent | 
| Conditions | 22 | 16 | 72.73 | 
| Logical | 22 | 16 | 72.73 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T4,T11,T12 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T3,T4,T11 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T3,T4,T11 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T3,T4,T11 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T4,T11,T12 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T4,T11,T12 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T4,T11,T12 | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T4,T11,T12 | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T4,T11,T12 | 
| 1 | 0 | Covered | T4,T11,T12 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
130 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T4,T11,T12 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T3,T4,T11 | 
| 0 | 
0 | 
Covered | 
T3,T4,T11 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T4,T11,T12 | 
| 0 | 
Covered | 
T3,T4,T5 | 
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152327321 | 
23787012 | 
0 | 
0 | 
| T4 | 
178602 | 
28509 | 
0 | 
0 | 
| T5 | 
816 | 
0 | 
0 | 
0 | 
| T9 | 
432 | 
0 | 
0 | 
0 | 
| T10 | 
1888 | 
0 | 
0 | 
0 | 
| T11 | 
242679 | 
13595 | 
0 | 
0 | 
| T12 | 
9916 | 
3942 | 
0 | 
0 | 
| T13 | 
672 | 
0 | 
0 | 
0 | 
| T14 | 
31718 | 
56 | 
0 | 
0 | 
| T15 | 
4384 | 
34 | 
0 | 
0 | 
| T16 | 
16708 | 
9386 | 
0 | 
0 | 
| T17 | 
0 | 
4014 | 
0 | 
0 | 
| T18 | 
0 | 
2006 | 
0 | 
0 | 
| T19 | 
0 | 
63358 | 
0 | 
0 | 
| T38 | 
0 | 
3966 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152327321 | 
124398689 | 
0 | 
0 | 
| T3 | 
2416 | 
2416 | 
0 | 
0 | 
| T4 | 
178602 | 
177362 | 
0 | 
0 | 
| T5 | 
816 | 
0 | 
0 | 
0 | 
| T9 | 
432 | 
0 | 
0 | 
0 | 
| T10 | 
1888 | 
0 | 
0 | 
0 | 
| T11 | 
242679 | 
179796 | 
0 | 
0 | 
| T12 | 
9916 | 
9888 | 
0 | 
0 | 
| T13 | 
672 | 
0 | 
0 | 
0 | 
| T14 | 
31718 | 
31718 | 
0 | 
0 | 
| T15 | 
4384 | 
4384 | 
0 | 
0 | 
| T16 | 
0 | 
16708 | 
0 | 
0 | 
| T17 | 
0 | 
81950 | 
0 | 
0 | 
| T18 | 
0 | 
44432 | 
0 | 
0 | 
| T19 | 
0 | 
135606 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152327321 | 
124398689 | 
0 | 
0 | 
| T3 | 
2416 | 
2416 | 
0 | 
0 | 
| T4 | 
178602 | 
177362 | 
0 | 
0 | 
| T5 | 
816 | 
0 | 
0 | 
0 | 
| T9 | 
432 | 
0 | 
0 | 
0 | 
| T10 | 
1888 | 
0 | 
0 | 
0 | 
| T11 | 
242679 | 
179796 | 
0 | 
0 | 
| T12 | 
9916 | 
9888 | 
0 | 
0 | 
| T13 | 
672 | 
0 | 
0 | 
0 | 
| T14 | 
31718 | 
31718 | 
0 | 
0 | 
| T15 | 
4384 | 
4384 | 
0 | 
0 | 
| T16 | 
0 | 
16708 | 
0 | 
0 | 
| T17 | 
0 | 
81950 | 
0 | 
0 | 
| T18 | 
0 | 
44432 | 
0 | 
0 | 
| T19 | 
0 | 
135606 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152327321 | 
124398689 | 
0 | 
0 | 
| T3 | 
2416 | 
2416 | 
0 | 
0 | 
| T4 | 
178602 | 
177362 | 
0 | 
0 | 
| T5 | 
816 | 
0 | 
0 | 
0 | 
| T9 | 
432 | 
0 | 
0 | 
0 | 
| T10 | 
1888 | 
0 | 
0 | 
0 | 
| T11 | 
242679 | 
179796 | 
0 | 
0 | 
| T12 | 
9916 | 
9888 | 
0 | 
0 | 
| T13 | 
672 | 
0 | 
0 | 
0 | 
| T14 | 
31718 | 
31718 | 
0 | 
0 | 
| T15 | 
4384 | 
4384 | 
0 | 
0 | 
| T16 | 
0 | 
16708 | 
0 | 
0 | 
| T17 | 
0 | 
81950 | 
0 | 
0 | 
| T18 | 
0 | 
44432 | 
0 | 
0 | 
| T19 | 
0 | 
135606 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152327321 | 
23787012 | 
0 | 
0 | 
| T4 | 
178602 | 
28509 | 
0 | 
0 | 
| T5 | 
816 | 
0 | 
0 | 
0 | 
| T9 | 
432 | 
0 | 
0 | 
0 | 
| T10 | 
1888 | 
0 | 
0 | 
0 | 
| T11 | 
242679 | 
13595 | 
0 | 
0 | 
| T12 | 
9916 | 
3942 | 
0 | 
0 | 
| T13 | 
672 | 
0 | 
0 | 
0 | 
| T14 | 
31718 | 
56 | 
0 | 
0 | 
| T15 | 
4384 | 
34 | 
0 | 
0 | 
| T16 | 
16708 | 
9386 | 
0 | 
0 | 
| T17 | 
0 | 
4014 | 
0 | 
0 | 
| T18 | 
0 | 
2006 | 
0 | 
0 | 
| T19 | 
0 | 
63358 | 
0 | 
0 | 
| T38 | 
0 | 
3966 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 14 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 120 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 130 | 
1 | 
1 | 
| 131 | 
1 | 
1 | 
| 140 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
 | Total | Covered | Percent | 
| Conditions | 22 | 18 | 81.82 | 
| Logical | 22 | 18 | 81.82 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T4,T11,T12 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T3,T4,T11 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T3,T4,T11 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T3,T4,T11 | 
| 1 | 0 | 1 | Covered | T4,T11,T12 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T4,T11,T12 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T4,T11,T12 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T4,T11,T12 | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T4,T11,T12 | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T4,T11,T12 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T4,T11,T12 | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T4,T11,T12 | 
| 1 | 0 | Covered | T4,T11,T12 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
130 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T4,T11,T12 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T3,T4,T11 | 
| 0 | 
0 | 
Covered | 
T3,T4,T11 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T4,T11,T12 | 
| 0 | 
Covered | 
T3,T4,T5 | 
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152327321 | 
24992360 | 
0 | 
0 | 
| T4 | 
178602 | 
29626 | 
0 | 
0 | 
| T5 | 
816 | 
0 | 
0 | 
0 | 
| T9 | 
432 | 
0 | 
0 | 
0 | 
| T10 | 
1888 | 
0 | 
0 | 
0 | 
| T11 | 
242679 | 
14050 | 
0 | 
0 | 
| T12 | 
9916 | 
4192 | 
0 | 
0 | 
| T13 | 
672 | 
0 | 
0 | 
0 | 
| T14 | 
31718 | 
62 | 
0 | 
0 | 
| T15 | 
4384 | 
32 | 
0 | 
0 | 
| T16 | 
16708 | 
9748 | 
0 | 
0 | 
| T17 | 
0 | 
4138 | 
0 | 
0 | 
| T18 | 
0 | 
2064 | 
0 | 
0 | 
| T19 | 
0 | 
66054 | 
0 | 
0 | 
| T38 | 
0 | 
4119 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152327321 | 
124398689 | 
0 | 
0 | 
| T3 | 
2416 | 
2416 | 
0 | 
0 | 
| T4 | 
178602 | 
177362 | 
0 | 
0 | 
| T5 | 
816 | 
0 | 
0 | 
0 | 
| T9 | 
432 | 
0 | 
0 | 
0 | 
| T10 | 
1888 | 
0 | 
0 | 
0 | 
| T11 | 
242679 | 
179796 | 
0 | 
0 | 
| T12 | 
9916 | 
9888 | 
0 | 
0 | 
| T13 | 
672 | 
0 | 
0 | 
0 | 
| T14 | 
31718 | 
31718 | 
0 | 
0 | 
| T15 | 
4384 | 
4384 | 
0 | 
0 | 
| T16 | 
0 | 
16708 | 
0 | 
0 | 
| T17 | 
0 | 
81950 | 
0 | 
0 | 
| T18 | 
0 | 
44432 | 
0 | 
0 | 
| T19 | 
0 | 
135606 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152327321 | 
124398689 | 
0 | 
0 | 
| T3 | 
2416 | 
2416 | 
0 | 
0 | 
| T4 | 
178602 | 
177362 | 
0 | 
0 | 
| T5 | 
816 | 
0 | 
0 | 
0 | 
| T9 | 
432 | 
0 | 
0 | 
0 | 
| T10 | 
1888 | 
0 | 
0 | 
0 | 
| T11 | 
242679 | 
179796 | 
0 | 
0 | 
| T12 | 
9916 | 
9888 | 
0 | 
0 | 
| T13 | 
672 | 
0 | 
0 | 
0 | 
| T14 | 
31718 | 
31718 | 
0 | 
0 | 
| T15 | 
4384 | 
4384 | 
0 | 
0 | 
| T16 | 
0 | 
16708 | 
0 | 
0 | 
| T17 | 
0 | 
81950 | 
0 | 
0 | 
| T18 | 
0 | 
44432 | 
0 | 
0 | 
| T19 | 
0 | 
135606 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152327321 | 
124398689 | 
0 | 
0 | 
| T3 | 
2416 | 
2416 | 
0 | 
0 | 
| T4 | 
178602 | 
177362 | 
0 | 
0 | 
| T5 | 
816 | 
0 | 
0 | 
0 | 
| T9 | 
432 | 
0 | 
0 | 
0 | 
| T10 | 
1888 | 
0 | 
0 | 
0 | 
| T11 | 
242679 | 
179796 | 
0 | 
0 | 
| T12 | 
9916 | 
9888 | 
0 | 
0 | 
| T13 | 
672 | 
0 | 
0 | 
0 | 
| T14 | 
31718 | 
31718 | 
0 | 
0 | 
| T15 | 
4384 | 
4384 | 
0 | 
0 | 
| T16 | 
0 | 
16708 | 
0 | 
0 | 
| T17 | 
0 | 
81950 | 
0 | 
0 | 
| T18 | 
0 | 
44432 | 
0 | 
0 | 
| T19 | 
0 | 
135606 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152327321 | 
24992360 | 
0 | 
0 | 
| T4 | 
178602 | 
29626 | 
0 | 
0 | 
| T5 | 
816 | 
0 | 
0 | 
0 | 
| T9 | 
432 | 
0 | 
0 | 
0 | 
| T10 | 
1888 | 
0 | 
0 | 
0 | 
| T11 | 
242679 | 
14050 | 
0 | 
0 | 
| T12 | 
9916 | 
4192 | 
0 | 
0 | 
| T13 | 
672 | 
0 | 
0 | 
0 | 
| T14 | 
31718 | 
62 | 
0 | 
0 | 
| T15 | 
4384 | 
32 | 
0 | 
0 | 
| T16 | 
16708 | 
9748 | 
0 | 
0 | 
| T17 | 
0 | 
4138 | 
0 | 
0 | 
| T18 | 
0 | 
2064 | 
0 | 
0 | 
| T19 | 
0 | 
66054 | 
0 | 
0 | 
| T38 | 
0 | 
4119 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 12 | 85.71 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 1 | 50.00 | 
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 120 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
0 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 133 | 
0 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
 | Total | Covered | Percent | 
| Conditions | 16 | 5 | 31.25 | 
| Logical | 16 | 5 | 31.25 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T3,T4,T11 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T3,T4,T11 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T3,T4,T11 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
5 | 
71.43  | 
| TERNARY | 
138 | 
2 | 
1 | 
50.00  | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
123 | 
2 | 
1 | 
50.00  | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Not Covered | 
 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T3,T4,T11 | 
| 0 | 
0 | 
Covered | 
T3,T4,T11 | 
	LineNo.	Expression
-1-:	123	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Not Covered | 
 | 
| 0 | 
Covered | 
T3,T4,T5 | 
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152327321 | 
0 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152327321 | 
124398689 | 
0 | 
0 | 
| T3 | 
2416 | 
2416 | 
0 | 
0 | 
| T4 | 
178602 | 
177362 | 
0 | 
0 | 
| T5 | 
816 | 
0 | 
0 | 
0 | 
| T9 | 
432 | 
0 | 
0 | 
0 | 
| T10 | 
1888 | 
0 | 
0 | 
0 | 
| T11 | 
242679 | 
179796 | 
0 | 
0 | 
| T12 | 
9916 | 
9888 | 
0 | 
0 | 
| T13 | 
672 | 
0 | 
0 | 
0 | 
| T14 | 
31718 | 
31718 | 
0 | 
0 | 
| T15 | 
4384 | 
4384 | 
0 | 
0 | 
| T16 | 
0 | 
16708 | 
0 | 
0 | 
| T17 | 
0 | 
81950 | 
0 | 
0 | 
| T18 | 
0 | 
44432 | 
0 | 
0 | 
| T19 | 
0 | 
135606 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152327321 | 
124398689 | 
0 | 
0 | 
| T3 | 
2416 | 
2416 | 
0 | 
0 | 
| T4 | 
178602 | 
177362 | 
0 | 
0 | 
| T5 | 
816 | 
0 | 
0 | 
0 | 
| T9 | 
432 | 
0 | 
0 | 
0 | 
| T10 | 
1888 | 
0 | 
0 | 
0 | 
| T11 | 
242679 | 
179796 | 
0 | 
0 | 
| T12 | 
9916 | 
9888 | 
0 | 
0 | 
| T13 | 
672 | 
0 | 
0 | 
0 | 
| T14 | 
31718 | 
31718 | 
0 | 
0 | 
| T15 | 
4384 | 
4384 | 
0 | 
0 | 
| T16 | 
0 | 
16708 | 
0 | 
0 | 
| T17 | 
0 | 
81950 | 
0 | 
0 | 
| T18 | 
0 | 
44432 | 
0 | 
0 | 
| T19 | 
0 | 
135606 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152327321 | 
124398689 | 
0 | 
0 | 
| T3 | 
2416 | 
2416 | 
0 | 
0 | 
| T4 | 
178602 | 
177362 | 
0 | 
0 | 
| T5 | 
816 | 
0 | 
0 | 
0 | 
| T9 | 
432 | 
0 | 
0 | 
0 | 
| T10 | 
1888 | 
0 | 
0 | 
0 | 
| T11 | 
242679 | 
179796 | 
0 | 
0 | 
| T12 | 
9916 | 
9888 | 
0 | 
0 | 
| T13 | 
672 | 
0 | 
0 | 
0 | 
| T14 | 
31718 | 
31718 | 
0 | 
0 | 
| T15 | 
4384 | 
4384 | 
0 | 
0 | 
| T16 | 
0 | 
16708 | 
0 | 
0 | 
| T17 | 
0 | 
81950 | 
0 | 
0 | 
| T18 | 
0 | 
44432 | 
0 | 
0 | 
| T19 | 
0 | 
135606 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152327321 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 130 | 
1 | 
1 | 
| 131 | 
1 | 
1 | 
| 140 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
 | Total | Covered | Percent | 
| Conditions | 22 | 17 | 77.27 | 
| Logical | 22 | 17 | 77.27 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T5,T10,T11 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T5,T9,T10 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T5,T9,T10 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T5,T10,T11 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T5,T9,T10 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T5,T10,T11 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T5,T10,T11 | 
| 1 | 0 | 1 | Covered | T5,T10,T11 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T5,T10,T11 | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T5,T10,T11 | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T5,T10,T11 | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T5,T10,T11 | 
| 1 | 0 | Covered | T5,T10,T11 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
130 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T10,T11 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T5,T9,T10 | 
| 0 | 
0 | 
Covered | 
T5,T9,T10 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T10,T11 | 
| 0 | 
Covered | 
T3,T4,T5 | 
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152327321 | 
6117835 | 
0 | 
0 | 
| T5 | 
816 | 
340 | 
0 | 
0 | 
| T9 | 
432 | 
0 | 
0 | 
0 | 
| T10 | 
1888 | 
1392 | 
0 | 
0 | 
| T11 | 
242679 | 
20788 | 
0 | 
0 | 
| T12 | 
9916 | 
0 | 
0 | 
0 | 
| T13 | 
672 | 
217 | 
0 | 
0 | 
| T14 | 
31718 | 
0 | 
0 | 
0 | 
| T15 | 
4384 | 
0 | 
0 | 
0 | 
| T16 | 
16708 | 
0 | 
0 | 
0 | 
| T25 | 
9448 | 
5545 | 
0 | 
0 | 
| T26 | 
0 | 
587 | 
0 | 
0 | 
| T28 | 
0 | 
61758 | 
0 | 
0 | 
| T55 | 
0 | 
21067 | 
0 | 
0 | 
| T56 | 
0 | 
46271 | 
0 | 
0 | 
| T57 | 
0 | 
24471 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152327321 | 
26575754 | 
0 | 
0 | 
| T5 | 
816 | 
816 | 
0 | 
0 | 
| T9 | 
432 | 
432 | 
0 | 
0 | 
| T10 | 
1888 | 
1888 | 
0 | 
0 | 
| T11 | 
242679 | 
60096 | 
0 | 
0 | 
| T12 | 
9916 | 
0 | 
0 | 
0 | 
| T13 | 
672 | 
672 | 
0 | 
0 | 
| T14 | 
31718 | 
0 | 
0 | 
0 | 
| T15 | 
4384 | 
0 | 
0 | 
0 | 
| T16 | 
16708 | 
0 | 
0 | 
0 | 
| T25 | 
9448 | 
8872 | 
0 | 
0 | 
| T26 | 
0 | 
1992 | 
0 | 
0 | 
| T27 | 
0 | 
1008 | 
0 | 
0 | 
| T28 | 
0 | 
135096 | 
0 | 
0 | 
| T29 | 
0 | 
51216 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152327321 | 
26575754 | 
0 | 
0 | 
| T5 | 
816 | 
816 | 
0 | 
0 | 
| T9 | 
432 | 
432 | 
0 | 
0 | 
| T10 | 
1888 | 
1888 | 
0 | 
0 | 
| T11 | 
242679 | 
60096 | 
0 | 
0 | 
| T12 | 
9916 | 
0 | 
0 | 
0 | 
| T13 | 
672 | 
672 | 
0 | 
0 | 
| T14 | 
31718 | 
0 | 
0 | 
0 | 
| T15 | 
4384 | 
0 | 
0 | 
0 | 
| T16 | 
16708 | 
0 | 
0 | 
0 | 
| T25 | 
9448 | 
8872 | 
0 | 
0 | 
| T26 | 
0 | 
1992 | 
0 | 
0 | 
| T27 | 
0 | 
1008 | 
0 | 
0 | 
| T28 | 
0 | 
135096 | 
0 | 
0 | 
| T29 | 
0 | 
51216 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152327321 | 
26575754 | 
0 | 
0 | 
| T5 | 
816 | 
816 | 
0 | 
0 | 
| T9 | 
432 | 
432 | 
0 | 
0 | 
| T10 | 
1888 | 
1888 | 
0 | 
0 | 
| T11 | 
242679 | 
60096 | 
0 | 
0 | 
| T12 | 
9916 | 
0 | 
0 | 
0 | 
| T13 | 
672 | 
672 | 
0 | 
0 | 
| T14 | 
31718 | 
0 | 
0 | 
0 | 
| T15 | 
4384 | 
0 | 
0 | 
0 | 
| T16 | 
16708 | 
0 | 
0 | 
0 | 
| T25 | 
9448 | 
8872 | 
0 | 
0 | 
| T26 | 
0 | 
1992 | 
0 | 
0 | 
| T27 | 
0 | 
1008 | 
0 | 
0 | 
| T28 | 
0 | 
135096 | 
0 | 
0 | 
| T29 | 
0 | 
51216 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152327321 | 
6117835 | 
0 | 
0 | 
| T5 | 
816 | 
340 | 
0 | 
0 | 
| T9 | 
432 | 
0 | 
0 | 
0 | 
| T10 | 
1888 | 
1392 | 
0 | 
0 | 
| T11 | 
242679 | 
20788 | 
0 | 
0 | 
| T12 | 
9916 | 
0 | 
0 | 
0 | 
| T13 | 
672 | 
217 | 
0 | 
0 | 
| T14 | 
31718 | 
0 | 
0 | 
0 | 
| T15 | 
4384 | 
0 | 
0 | 
0 | 
| T16 | 
16708 | 
0 | 
0 | 
0 | 
| T25 | 
9448 | 
5545 | 
0 | 
0 | 
| T26 | 
0 | 
587 | 
0 | 
0 | 
| T28 | 
0 | 
61758 | 
0 | 
0 | 
| T55 | 
0 | 
21067 | 
0 | 
0 | 
| T56 | 
0 | 
46271 | 
0 | 
0 | 
| T57 | 
0 | 
24471 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 14 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 120 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
 | Total | Covered | Percent | 
| Conditions | 16 | 9 | 56.25 | 
| Logical | 16 | 9 | 56.25 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T5,T9,T10 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T5,T9,T10 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T5,T10,T11 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T5,T9,T10 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T5,T10,T11 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T5,T10,T11 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T5,T10,T11 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
123 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T5,T10,T11 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T5,T9,T10 | 
| 0 | 
0 | 
Covered | 
T5,T9,T10 | 
	LineNo.	Expression
-1-:	123	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T10,T11 | 
| 0 | 
Covered | 
T3,T4,T5 | 
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152327321 | 
196568 | 
0 | 
0 | 
| T5 | 
816 | 
11 | 
0 | 
0 | 
| T9 | 
432 | 
0 | 
0 | 
0 | 
| T10 | 
1888 | 
44 | 
0 | 
0 | 
| T11 | 
242679 | 
670 | 
0 | 
0 | 
| T12 | 
9916 | 
0 | 
0 | 
0 | 
| T13 | 
672 | 
7 | 
0 | 
0 | 
| T14 | 
31718 | 
0 | 
0 | 
0 | 
| T15 | 
4384 | 
0 | 
0 | 
0 | 
| T16 | 
16708 | 
0 | 
0 | 
0 | 
| T25 | 
9448 | 
180 | 
0 | 
0 | 
| T26 | 
0 | 
19 | 
0 | 
0 | 
| T28 | 
0 | 
1982 | 
0 | 
0 | 
| T55 | 
0 | 
680 | 
0 | 
0 | 
| T56 | 
0 | 
1490 | 
0 | 
0 | 
| T57 | 
0 | 
780 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152327321 | 
26575754 | 
0 | 
0 | 
| T5 | 
816 | 
816 | 
0 | 
0 | 
| T9 | 
432 | 
432 | 
0 | 
0 | 
| T10 | 
1888 | 
1888 | 
0 | 
0 | 
| T11 | 
242679 | 
60096 | 
0 | 
0 | 
| T12 | 
9916 | 
0 | 
0 | 
0 | 
| T13 | 
672 | 
672 | 
0 | 
0 | 
| T14 | 
31718 | 
0 | 
0 | 
0 | 
| T15 | 
4384 | 
0 | 
0 | 
0 | 
| T16 | 
16708 | 
0 | 
0 | 
0 | 
| T25 | 
9448 | 
8872 | 
0 | 
0 | 
| T26 | 
0 | 
1992 | 
0 | 
0 | 
| T27 | 
0 | 
1008 | 
0 | 
0 | 
| T28 | 
0 | 
135096 | 
0 | 
0 | 
| T29 | 
0 | 
51216 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152327321 | 
26575754 | 
0 | 
0 | 
| T5 | 
816 | 
816 | 
0 | 
0 | 
| T9 | 
432 | 
432 | 
0 | 
0 | 
| T10 | 
1888 | 
1888 | 
0 | 
0 | 
| T11 | 
242679 | 
60096 | 
0 | 
0 | 
| T12 | 
9916 | 
0 | 
0 | 
0 | 
| T13 | 
672 | 
672 | 
0 | 
0 | 
| T14 | 
31718 | 
0 | 
0 | 
0 | 
| T15 | 
4384 | 
0 | 
0 | 
0 | 
| T16 | 
16708 | 
0 | 
0 | 
0 | 
| T25 | 
9448 | 
8872 | 
0 | 
0 | 
| T26 | 
0 | 
1992 | 
0 | 
0 | 
| T27 | 
0 | 
1008 | 
0 | 
0 | 
| T28 | 
0 | 
135096 | 
0 | 
0 | 
| T29 | 
0 | 
51216 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152327321 | 
26575754 | 
0 | 
0 | 
| T5 | 
816 | 
816 | 
0 | 
0 | 
| T9 | 
432 | 
432 | 
0 | 
0 | 
| T10 | 
1888 | 
1888 | 
0 | 
0 | 
| T11 | 
242679 | 
60096 | 
0 | 
0 | 
| T12 | 
9916 | 
0 | 
0 | 
0 | 
| T13 | 
672 | 
672 | 
0 | 
0 | 
| T14 | 
31718 | 
0 | 
0 | 
0 | 
| T15 | 
4384 | 
0 | 
0 | 
0 | 
| T16 | 
16708 | 
0 | 
0 | 
0 | 
| T25 | 
9448 | 
8872 | 
0 | 
0 | 
| T26 | 
0 | 
1992 | 
0 | 
0 | 
| T27 | 
0 | 
1008 | 
0 | 
0 | 
| T28 | 
0 | 
135096 | 
0 | 
0 | 
| T29 | 
0 | 
51216 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
152327321 | 
196568 | 
0 | 
0 | 
| T5 | 
816 | 
11 | 
0 | 
0 | 
| T9 | 
432 | 
0 | 
0 | 
0 | 
| T10 | 
1888 | 
44 | 
0 | 
0 | 
| T11 | 
242679 | 
670 | 
0 | 
0 | 
| T12 | 
9916 | 
0 | 
0 | 
0 | 
| T13 | 
672 | 
7 | 
0 | 
0 | 
| T14 | 
31718 | 
0 | 
0 | 
0 | 
| T15 | 
4384 | 
0 | 
0 | 
0 | 
| T16 | 
16708 | 
0 | 
0 | 
0 | 
| T25 | 
9448 | 
180 | 
0 | 
0 | 
| T26 | 
0 | 
19 | 
0 | 
0 | 
| T28 | 
0 | 
1982 | 
0 | 
0 | 
| T55 | 
0 | 
680 | 
0 | 
0 | 
| T56 | 
0 | 
1490 | 
0 | 
0 | 
| T57 | 
0 | 
780 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
 | Total | Covered | Percent | 
| Conditions | 16 | 11 | 68.75 | 
| Logical | 16 | 11 | 68.75 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T3,T4,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T4,T8 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T3,T4,T8 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T3,T4,T11 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T3,T4,T8 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T3,T4,T8 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
123 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T3,T4,T8 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	123	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T3,T4,T8 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
483685414 | 
2981216 | 
0 | 
0 | 
| T3 | 
4872 | 
837 | 
0 | 
0 | 
| T4 | 
109535 | 
3328 | 
0 | 
0 | 
| T5 | 
1402 | 
0 | 
0 | 
0 | 
| T6 | 
5981 | 
0 | 
0 | 
0 | 
| T7 | 
1011 | 
0 | 
0 | 
0 | 
| T8 | 
1691 | 
100 | 
0 | 
0 | 
| T9 | 
1948 | 
0 | 
0 | 
0 | 
| T10 | 
4940 | 
0 | 
0 | 
0 | 
| T11 | 
968889 | 
9215 | 
0 | 
0 | 
| T12 | 
72849 | 
832 | 
0 | 
0 | 
| T14 | 
0 | 
832 | 
0 | 
0 | 
| T15 | 
0 | 
832 | 
0 | 
0 | 
| T16 | 
0 | 
832 | 
0 | 
0 | 
| T17 | 
0 | 
832 | 
0 | 
0 | 
| T18 | 
0 | 
832 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
483685414 | 
483599547 | 
0 | 
0 | 
| T1 | 
1191 | 
1126 | 
0 | 
0 | 
| T2 | 
1483 | 
1398 | 
0 | 
0 | 
| T3 | 
4872 | 
4795 | 
0 | 
0 | 
| T4 | 
109535 | 
109530 | 
0 | 
0 | 
| T5 | 
1402 | 
1318 | 
0 | 
0 | 
| T6 | 
5981 | 
4443 | 
0 | 
0 | 
| T7 | 
1011 | 
921 | 
0 | 
0 | 
| T8 | 
1691 | 
1619 | 
0 | 
0 | 
| T9 | 
1948 | 
1850 | 
0 | 
0 | 
| T10 | 
4940 | 
4845 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
483685414 | 
483599547 | 
0 | 
0 | 
| T1 | 
1191 | 
1126 | 
0 | 
0 | 
| T2 | 
1483 | 
1398 | 
0 | 
0 | 
| T3 | 
4872 | 
4795 | 
0 | 
0 | 
| T4 | 
109535 | 
109530 | 
0 | 
0 | 
| T5 | 
1402 | 
1318 | 
0 | 
0 | 
| T6 | 
5981 | 
4443 | 
0 | 
0 | 
| T7 | 
1011 | 
921 | 
0 | 
0 | 
| T8 | 
1691 | 
1619 | 
0 | 
0 | 
| T9 | 
1948 | 
1850 | 
0 | 
0 | 
| T10 | 
4940 | 
4845 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
483685414 | 
483599547 | 
0 | 
0 | 
| T1 | 
1191 | 
1126 | 
0 | 
0 | 
| T2 | 
1483 | 
1398 | 
0 | 
0 | 
| T3 | 
4872 | 
4795 | 
0 | 
0 | 
| T4 | 
109535 | 
109530 | 
0 | 
0 | 
| T5 | 
1402 | 
1318 | 
0 | 
0 | 
| T6 | 
5981 | 
4443 | 
0 | 
0 | 
| T7 | 
1011 | 
921 | 
0 | 
0 | 
| T8 | 
1691 | 
1619 | 
0 | 
0 | 
| T9 | 
1948 | 
1850 | 
0 | 
0 | 
| T10 | 
4940 | 
4845 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
483685414 | 
2981216 | 
0 | 
0 | 
| T3 | 
4872 | 
837 | 
0 | 
0 | 
| T4 | 
109535 | 
3328 | 
0 | 
0 | 
| T5 | 
1402 | 
0 | 
0 | 
0 | 
| T6 | 
5981 | 
0 | 
0 | 
0 | 
| T7 | 
1011 | 
0 | 
0 | 
0 | 
| T8 | 
1691 | 
100 | 
0 | 
0 | 
| T9 | 
1948 | 
0 | 
0 | 
0 | 
| T10 | 
4940 | 
0 | 
0 | 
0 | 
| T11 | 
968889 | 
9215 | 
0 | 
0 | 
| T12 | 
72849 | 
832 | 
0 | 
0 | 
| T14 | 
0 | 
832 | 
0 | 
0 | 
| T15 | 
0 | 
832 | 
0 | 
0 | 
| T16 | 
0 | 
832 | 
0 | 
0 | 
| T17 | 
0 | 
832 | 
0 | 
0 | 
| T18 | 
0 | 
832 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 12 | 80.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 | 
| ALWAYS | 111 | 2 | 1 | 50.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
0 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
0 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 133 | 
0 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
 | Total | Covered | Percent | 
| Conditions | 16 | 5 | 31.25 | 
| Logical | 16 | 5 | 31.25 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Not Covered |  | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
5 | 
71.43  | 
| TERNARY | 
138 | 
2 | 
1 | 
50.00  | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
123 | 
2 | 
1 | 
50.00  | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Not Covered | 
 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	123	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Not Covered | 
 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
483685414 | 
0 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
483685414 | 
483599547 | 
0 | 
0 | 
| T1 | 
1191 | 
1126 | 
0 | 
0 | 
| T2 | 
1483 | 
1398 | 
0 | 
0 | 
| T3 | 
4872 | 
4795 | 
0 | 
0 | 
| T4 | 
109535 | 
109530 | 
0 | 
0 | 
| T5 | 
1402 | 
1318 | 
0 | 
0 | 
| T6 | 
5981 | 
4443 | 
0 | 
0 | 
| T7 | 
1011 | 
921 | 
0 | 
0 | 
| T8 | 
1691 | 
1619 | 
0 | 
0 | 
| T9 | 
1948 | 
1850 | 
0 | 
0 | 
| T10 | 
4940 | 
4845 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
483685414 | 
483599547 | 
0 | 
0 | 
| T1 | 
1191 | 
1126 | 
0 | 
0 | 
| T2 | 
1483 | 
1398 | 
0 | 
0 | 
| T3 | 
4872 | 
4795 | 
0 | 
0 | 
| T4 | 
109535 | 
109530 | 
0 | 
0 | 
| T5 | 
1402 | 
1318 | 
0 | 
0 | 
| T6 | 
5981 | 
4443 | 
0 | 
0 | 
| T7 | 
1011 | 
921 | 
0 | 
0 | 
| T8 | 
1691 | 
1619 | 
0 | 
0 | 
| T9 | 
1948 | 
1850 | 
0 | 
0 | 
| T10 | 
4940 | 
4845 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
483685414 | 
483599547 | 
0 | 
0 | 
| T1 | 
1191 | 
1126 | 
0 | 
0 | 
| T2 | 
1483 | 
1398 | 
0 | 
0 | 
| T3 | 
4872 | 
4795 | 
0 | 
0 | 
| T4 | 
109535 | 
109530 | 
0 | 
0 | 
| T5 | 
1402 | 
1318 | 
0 | 
0 | 
| T6 | 
5981 | 
4443 | 
0 | 
0 | 
| T7 | 
1011 | 
921 | 
0 | 
0 | 
| T8 | 
1691 | 
1619 | 
0 | 
0 | 
| T9 | 
1948 | 
1850 | 
0 | 
0 | 
| T10 | 
4940 | 
4845 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
483685414 | 
0 | 
0 | 
0 |