dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 486277153 2920449 0 0
DepthKnown_A 486277153 486149460 0 0
RvalidKnown_A 486277153 486149460 0 0
WreadyKnown_A 486277153 486149460 0 0
gen_passthru_fifo.paramCheckPass 1151 1151 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 486277153 2920449 0 0
T3 4872 1668 0 0
T4 109535 4159 0 0
T5 1402 0 0 0
T6 5981 0 0 0
T7 1011 0 0 0
T8 1691 100 0 0
T9 1948 0 0 0
T10 4940 0 0 0
T11 968889 4990 0 0
T12 72849 832 0 0
T14 0 832 0 0
T15 0 1663 0 0
T16 0 832 0 0
T17 0 1663 0 0
T18 0 1663 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 486277153 486149460 0 0
T1 1191 1126 0 0
T2 1483 1398 0 0
T3 4872 4795 0 0
T4 109535 109530 0 0
T5 1402 1318 0 0
T6 5981 4443 0 0
T7 1011 921 0 0
T8 1691 1619 0 0
T9 1948 1850 0 0
T10 4940 4845 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 486277153 486149460 0 0
T1 1191 1126 0 0
T2 1483 1398 0 0
T3 4872 4795 0 0
T4 109535 109530 0 0
T5 1402 1318 0 0
T6 5981 4443 0 0
T7 1011 921 0 0
T8 1691 1619 0 0
T9 1948 1850 0 0
T10 4940 4845 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 486277153 486149460 0 0
T1 1191 1126 0 0
T2 1483 1398 0 0
T3 4872 4795 0 0
T4 109535 109530 0 0
T5 1402 1318 0 0
T6 5981 4443 0 0
T7 1011 921 0 0
T8 1691 1619 0 0
T9 1948 1850 0 0
T10 4940 4845 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1151 1151 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 486277153 3020981 0 0
DepthKnown_A 486277153 486149460 0 0
RvalidKnown_A 486277153 486149460 0 0
WreadyKnown_A 486277153 486149460 0 0
gen_passthru_fifo.paramCheckPass 1151 1151 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 486277153 3020981 0 0
T3 4872 837 0 0
T4 109535 3328 0 0
T5 1402 0 0 0
T6 5981 0 0 0
T7 1011 0 0 0
T8 1691 100 0 0
T9 1948 0 0 0
T10 4940 0 0 0
T11 968889 9215 0 0
T12 72849 832 0 0
T14 0 832 0 0
T15 0 832 0 0
T16 0 832 0 0
T17 0 832 0 0
T18 0 832 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 486277153 486149460 0 0
T1 1191 1126 0 0
T2 1483 1398 0 0
T3 4872 4795 0 0
T4 109535 109530 0 0
T5 1402 1318 0 0
T6 5981 4443 0 0
T7 1011 921 0 0
T8 1691 1619 0 0
T9 1948 1850 0 0
T10 4940 4845 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 486277153 486149460 0 0
T1 1191 1126 0 0
T2 1483 1398 0 0
T3 4872 4795 0 0
T4 109535 109530 0 0
T5 1402 1318 0 0
T6 5981 4443 0 0
T7 1011 921 0 0
T8 1691 1619 0 0
T9 1948 1850 0 0
T10 4940 4845 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 486277153 486149460 0 0
T1 1191 1126 0 0
T2 1483 1398 0 0
T3 4872 4795 0 0
T4 109535 109530 0 0
T5 1402 1318 0 0
T6 5981 4443 0 0
T7 1011 921 0 0
T8 1691 1619 0 0
T9 1948 1850 0 0
T10 4940 4845 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1151 1151 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 486277153 190752 0 0
DepthKnown_A 486277153 486149460 0 0
RvalidKnown_A 486277153 486149460 0 0
WreadyKnown_A 486277153 486149460 0 0
gen_passthru_fifo.paramCheckPass 1151 1151 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 486277153 190752 0 0
T4 109535 320 0 0
T5 1402 0 0 0
T6 5981 0 0 0
T7 1011 0 0 0
T8 1691 100 0 0
T9 1948 0 0 0
T10 4940 0 0 0
T11 968889 672 0 0
T12 72849 0 0 0
T13 3533 9 0 0
T25 0 30 0 0
T26 0 22 0 0
T28 0 1477 0 0
T36 0 100 0 0
T38 0 64 0 0
T39 0 448 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 486277153 486149460 0 0
T1 1191 1126 0 0
T2 1483 1398 0 0
T3 4872 4795 0 0
T4 109535 109530 0 0
T5 1402 1318 0 0
T6 5981 4443 0 0
T7 1011 921 0 0
T8 1691 1619 0 0
T9 1948 1850 0 0
T10 4940 4845 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 486277153 486149460 0 0
T1 1191 1126 0 0
T2 1483 1398 0 0
T3 4872 4795 0 0
T4 109535 109530 0 0
T5 1402 1318 0 0
T6 5981 4443 0 0
T7 1011 921 0 0
T8 1691 1619 0 0
T9 1948 1850 0 0
T10 4940 4845 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 486277153 486149460 0 0
T1 1191 1126 0 0
T2 1483 1398 0 0
T3 4872 4795 0 0
T4 109535 109530 0 0
T5 1402 1318 0 0
T6 5981 4443 0 0
T7 1011 921 0 0
T8 1691 1619 0 0
T9 1948 1850 0 0
T10 4940 4845 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1151 1151 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 486277153 407728 0 0
DepthKnown_A 486277153 486149460 0 0
RvalidKnown_A 486277153 486149460 0 0
WreadyKnown_A 486277153 486149460 0 0
gen_passthru_fifo.paramCheckPass 1151 1151 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 486277153 407728 0 0
T4 109535 320 0 0
T5 1402 0 0 0
T6 5981 0 0 0
T7 1011 0 0 0
T8 1691 100 0 0
T9 1948 0 0 0
T10 4940 0 0 0
T11 968889 3144 0 0
T12 72849 0 0 0
T13 3533 9 0 0
T25 0 30 0 0
T26 0 22 0 0
T28 0 1477 0 0
T36 0 100 0 0
T38 0 258 0 0
T39 0 1759 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 486277153 486149460 0 0
T1 1191 1126 0 0
T2 1483 1398 0 0
T3 4872 4795 0 0
T4 109535 109530 0 0
T5 1402 1318 0 0
T6 5981 4443 0 0
T7 1011 921 0 0
T8 1691 1619 0 0
T9 1948 1850 0 0
T10 4940 4845 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 486277153 486149460 0 0
T1 1191 1126 0 0
T2 1483 1398 0 0
T3 4872 4795 0 0
T4 109535 109530 0 0
T5 1402 1318 0 0
T6 5981 4443 0 0
T7 1011 921 0 0
T8 1691 1619 0 0
T9 1948 1850 0 0
T10 4940 4845 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 486277153 486149460 0 0
T1 1191 1126 0 0
T2 1483 1398 0 0
T3 4872 4795 0 0
T4 109535 109530 0 0
T5 1402 1318 0 0
T6 5981 4443 0 0
T7 1011 921 0 0
T8 1691 1619 0 0
T9 1948 1850 0 0
T10 4940 4845 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1151 1151 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 486277153 6711644 0 0
DepthKnown_A 486277153 486149460 0 0
RvalidKnown_A 486277153 486149460 0 0
WreadyKnown_A 486277153 486149460 0 0
gen_passthru_fifo.paramCheckPass 1151 1151 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 486277153 6711644 0 0
T1 1191 11 0 0
T2 1483 55 0 0
T3 4872 112 0 0
T4 109535 1561 0 0
T5 1402 23 0 0
T6 5981 1 0 0
T7 1011 18 0 0
T8 1691 1 0 0
T9 1948 20 0 0
T10 4940 87 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 486277153 486149460 0 0
T1 1191 1126 0 0
T2 1483 1398 0 0
T3 4872 4795 0 0
T4 109535 109530 0 0
T5 1402 1318 0 0
T6 5981 4443 0 0
T7 1011 921 0 0
T8 1691 1619 0 0
T9 1948 1850 0 0
T10 4940 4845 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 486277153 486149460 0 0
T1 1191 1126 0 0
T2 1483 1398 0 0
T3 4872 4795 0 0
T4 109535 109530 0 0
T5 1402 1318 0 0
T6 5981 4443 0 0
T7 1011 921 0 0
T8 1691 1619 0 0
T9 1948 1850 0 0
T10 4940 4845 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 486277153 486149460 0 0
T1 1191 1126 0 0
T2 1483 1398 0 0
T3 4872 4795 0 0
T4 109535 109530 0 0
T5 1402 1318 0 0
T6 5981 4443 0 0
T7 1011 921 0 0
T8 1691 1619 0 0
T9 1948 1850 0 0
T10 4940 4845 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1151 1151 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[2].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 486277153 12341094 0 0
DepthKnown_A 486277153 486149460 0 0
RvalidKnown_A 486277153 486149460 0 0
WreadyKnown_A 486277153 486149460 0 0
gen_passthru_fifo.paramCheckPass 1151 1151 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 486277153 12341094 0 0
T1 1191 11 0 0
T2 1483 55 0 0
T3 4872 325 0 0
T4 109535 1558 0 0
T5 1402 23 0 0
T6 5981 1 0 0
T7 1011 18 0 0
T8 1691 1 0 0
T9 1948 20 0 0
T10 4940 390 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 486277153 486149460 0 0
T1 1191 1126 0 0
T2 1483 1398 0 0
T3 4872 4795 0 0
T4 109535 109530 0 0
T5 1402 1318 0 0
T6 5981 4443 0 0
T7 1011 921 0 0
T8 1691 1619 0 0
T9 1948 1850 0 0
T10 4940 4845 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 486277153 486149460 0 0
T1 1191 1126 0 0
T2 1483 1398 0 0
T3 4872 4795 0 0
T4 109535 109530 0 0
T5 1402 1318 0 0
T6 5981 4443 0 0
T7 1011 921 0 0
T8 1691 1619 0 0
T9 1948 1850 0 0
T10 4940 4845 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 486277153 486149460 0 0
T1 1191 1126 0 0
T2 1483 1398 0 0
T3 4872 4795 0 0
T4 109535 109530 0 0
T5 1402 1318 0 0
T6 5981 4443 0 0
T7 1011 921 0 0
T8 1691 1619 0 0
T9 1948 1850 0 0
T10 4940 4845 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1151 1151 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%