Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
30 always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31 1/1 if (!rst_src_ni) begin
Tests: T1 T2 T3
32 1/1 src_level <= 1'b0;
Tests: T1 T2 T3
33 end else begin
34 1/1 src_level <= src_level ^ src_pulse_i;
Tests: T2 T4 T5
35 end
36 end
37
38
39 // source active must come far enough such that the destination domain has time
40 // to create a valid pulse.
41 `ifdef INC_ASSERT
42 //VCS coverage off
43 // pragma coverage off
44
45 // source active flag tracks whether there is an ongoing "toggle" event.
46 // Until this toggle event is accepted by the destination domain (negative edge of
47 // of the pulse output), the source side cannot toggle again.
48 logic effective_rst_n;
49 unreachable assign effective_rst_n = rst_src_ni && dst_pulse_o;
50
51 logic src_active_flag_d, src_active_flag_q;
52 unreachable assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53
54 always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55 unreachable if (!effective_rst_n) begin
56 unreachable src_active_flag_q <= '0;
57 end else begin
58 unreachable src_active_flag_q <= src_active_flag_d;
59 end
60 end
61
62 //VCS coverage on
63 // pragma coverage on
64
65 `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66 `endif
67
68 //////////////////////////////////////////////////////////
69 // synchronize level signal to destination clock domain //
70 //////////////////////////////////////////////////////////
71 logic dst_level;
72
73 prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74 // source clock domain
75 .d_i (src_level),
76 // destination clock domain
77 .clk_i (clk_dst_i),
78 .rst_ni (rst_dst_ni),
79 .q_o (dst_level)
80 );
81
82 ////////////////////////////////////////
83 // convert level signal back to pulse //
84 ////////////////////////////////////////
85 logic dst_level_q;
86
87 // delay dst_level by 1 cycle
88 always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89 1/1 if (!rst_dst_ni) begin
Tests: T1 T2 T3
90 1/1 dst_level_q <= 1'b0;
Tests: T1 T2 T3
91 end else begin
92 1/1 dst_level_q <= dst_level;
Tests: T1 T2 T3
93 end
94 end
95
96 // edge detection
97 1/1 assign dst_pulse_o = dst_level_q ^ dst_level;
Tests: T1 T2 T3
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T4,T5 |
0 | 1 | Covered | T2,T20,T21 |
1 | 0 | Covered | T2,T20,T21 |
1 | 1 | Covered | T2,T20,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T20,T21 |
1 | 0 | Covered | T2,T20,T21 |
1 | 1 | Covered | T2,T20,T21 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
31 if (!rst_src_ni) begin
-1-
32 src_level <= 1'b0;
==>
33 end else begin
34 src_level <= src_level ^ src_pulse_i;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T4,T5 |
89 if (!rst_dst_ni) begin
-1-
90 dst_level_q <= 1'b0;
==>
91 end else begin
92 dst_level_q <= dst_level;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1405796364 |
2822 |
0 |
0 |
T2 |
556398 |
4 |
0 |
0 |
T3 |
1335 |
0 |
0 |
0 |
T4 |
1313 |
0 |
0 |
0 |
T5 |
2646 |
0 |
0 |
0 |
T6 |
2127 |
0 |
0 |
0 |
T7 |
10581 |
0 |
0 |
0 |
T8 |
8729 |
0 |
0 |
0 |
T9 |
3476 |
0 |
0 |
0 |
T10 |
3742 |
0 |
0 |
0 |
T20 |
0 |
4 |
0 |
0 |
T21 |
272412 |
7 |
0 |
0 |
T22 |
23230 |
7 |
0 |
0 |
T23 |
52580 |
0 |
0 |
0 |
T26 |
937 |
0 |
0 |
0 |
T27 |
2430 |
0 |
0 |
0 |
T28 |
168164 |
0 |
0 |
0 |
T29 |
501644 |
0 |
0 |
0 |
T30 |
22396 |
0 |
0 |
0 |
T31 |
42814 |
0 |
0 |
0 |
T45 |
6562 |
0 |
0 |
0 |
T47 |
0 |
7 |
0 |
0 |
T49 |
0 |
7 |
0 |
0 |
T52 |
0 |
24 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T55 |
0 |
4 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T63 |
0 |
2 |
0 |
0 |
T75 |
0 |
9 |
0 |
0 |
T98 |
0 |
6 |
0 |
0 |
T99 |
0 |
5 |
0 |
0 |
T100 |
0 |
4 |
0 |
0 |
T102 |
0 |
7 |
0 |
0 |
T165 |
0 |
7 |
0 |
0 |
T174 |
2276 |
0 |
0 |
0 |
T175 |
0 |
7 |
0 |
0 |
T176 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
445158198 |
2822 |
0 |
0 |
T2 |
81023 |
4 |
0 |
0 |
T4 |
72 |
0 |
0 |
0 |
T5 |
216 |
0 |
0 |
0 |
T8 |
96 |
0 |
0 |
0 |
T9 |
80 |
0 |
0 |
0 |
T12 |
829 |
0 |
0 |
0 |
T14 |
24001 |
0 |
0 |
0 |
T15 |
32 |
0 |
0 |
0 |
T16 |
116248 |
0 |
0 |
0 |
T17 |
105809 |
0 |
0 |
0 |
T20 |
0 |
4 |
0 |
0 |
T21 |
38090 |
7 |
0 |
0 |
T22 |
44252 |
7 |
0 |
0 |
T23 |
92608 |
0 |
0 |
0 |
T28 |
127068 |
0 |
0 |
0 |
T29 |
233246 |
0 |
0 |
0 |
T30 |
2386 |
0 |
0 |
0 |
T31 |
5728 |
0 |
0 |
0 |
T32 |
2032 |
0 |
0 |
0 |
T47 |
0 |
7 |
0 |
0 |
T49 |
0 |
7 |
0 |
0 |
T51 |
67748 |
0 |
0 |
0 |
T52 |
0 |
24 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T55 |
0 |
4 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T63 |
0 |
2 |
0 |
0 |
T75 |
0 |
9 |
0 |
0 |
T98 |
0 |
6 |
0 |
0 |
T99 |
0 |
5 |
0 |
0 |
T100 |
0 |
4 |
0 |
0 |
T102 |
0 |
7 |
0 |
0 |
T146 |
32784 |
0 |
0 |
0 |
T165 |
0 |
7 |
0 |
0 |
T175 |
0 |
7 |
0 |
0 |
T176 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
30 always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31 1/1 if (!rst_src_ni) begin
Tests: T1 T2 T3
32 1/1 src_level <= 1'b0;
Tests: T1 T2 T3
33 end else begin
34 1/1 src_level <= src_level ^ src_pulse_i;
Tests: T2 T4 T5
35 end
36 end
37
38
39 // source active must come far enough such that the destination domain has time
40 // to create a valid pulse.
41 `ifdef INC_ASSERT
42 //VCS coverage off
43 // pragma coverage off
44
45 // source active flag tracks whether there is an ongoing "toggle" event.
46 // Until this toggle event is accepted by the destination domain (negative edge of
47 // of the pulse output), the source side cannot toggle again.
48 logic effective_rst_n;
49 unreachable assign effective_rst_n = rst_src_ni && dst_pulse_o;
50
51 logic src_active_flag_d, src_active_flag_q;
52 unreachable assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53
54 always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55 unreachable if (!effective_rst_n) begin
56 unreachable src_active_flag_q <= '0;
57 end else begin
58 unreachable src_active_flag_q <= src_active_flag_d;
59 end
60 end
61
62 //VCS coverage on
63 // pragma coverage on
64
65 `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66 `endif
67
68 //////////////////////////////////////////////////////////
69 // synchronize level signal to destination clock domain //
70 //////////////////////////////////////////////////////////
71 logic dst_level;
72
73 prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74 // source clock domain
75 .d_i (src_level),
76 // destination clock domain
77 .clk_i (clk_dst_i),
78 .rst_ni (rst_dst_ni),
79 .q_o (dst_level)
80 );
81
82 ////////////////////////////////////////
83 // convert level signal back to pulse //
84 ////////////////////////////////////////
85 logic dst_level_q;
86
87 // delay dst_level by 1 cycle
88 always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89 1/1 if (!rst_dst_ni) begin
Tests: T1 T2 T3
90 1/1 dst_level_q <= 1'b0;
Tests: T1 T2 T3
91 end else begin
92 1/1 dst_level_q <= dst_level;
Tests: T1 T2 T3
93 end
94 end
95
96 // edge detection
97 1/1 assign dst_pulse_o = dst_level_q ^ dst_level;
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T4,T5 |
0 | 1 | Covered | T21,T22,T47 |
1 | 0 | Covered | T21,T22,T47 |
1 | 1 | Covered | T21,T22,T47 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T21,T22,T47 |
1 | 0 | Covered | T21,T22,T47 |
1 | 1 | Covered | T21,T22,T47 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
31 if (!rst_src_ni) begin
-1-
32 src_level <= 1'b0;
==>
33 end else begin
34 src_level <= src_level ^ src_pulse_i;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T4,T5 |
89 if (!rst_dst_ni) begin
-1-
90 dst_level_q <= 1'b0;
==>
91 end else begin
92 dst_level_q <= dst_level;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
468598788 |
142 |
0 |
0 |
T21 |
136206 |
2 |
0 |
0 |
T22 |
11615 |
2 |
0 |
0 |
T23 |
26290 |
0 |
0 |
0 |
T27 |
1215 |
0 |
0 |
0 |
T28 |
84082 |
0 |
0 |
0 |
T29 |
250822 |
0 |
0 |
0 |
T30 |
11198 |
0 |
0 |
0 |
T31 |
21407 |
0 |
0 |
0 |
T45 |
3281 |
0 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T75 |
0 |
5 |
0 |
0 |
T102 |
0 |
2 |
0 |
0 |
T165 |
0 |
2 |
0 |
0 |
T174 |
1138 |
0 |
0 |
0 |
T175 |
0 |
2 |
0 |
0 |
T176 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148386066 |
142 |
0 |
0 |
T21 |
19045 |
2 |
0 |
0 |
T22 |
22126 |
2 |
0 |
0 |
T23 |
46304 |
0 |
0 |
0 |
T28 |
63534 |
0 |
0 |
0 |
T29 |
116623 |
0 |
0 |
0 |
T30 |
1193 |
0 |
0 |
0 |
T31 |
2864 |
0 |
0 |
0 |
T32 |
1016 |
0 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T51 |
33874 |
0 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T75 |
0 |
5 |
0 |
0 |
T102 |
0 |
2 |
0 |
0 |
T146 |
16392 |
0 |
0 |
0 |
T165 |
0 |
2 |
0 |
0 |
T175 |
0 |
2 |
0 |
0 |
T176 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
30 always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31 1/1 if (!rst_src_ni) begin
Tests: T1 T2 T3
32 1/1 src_level <= 1'b0;
Tests: T1 T2 T3
33 end else begin
34 1/1 src_level <= src_level ^ src_pulse_i;
Tests: T2 T4 T5
35 end
36 end
37
38
39 // source active must come far enough such that the destination domain has time
40 // to create a valid pulse.
41 `ifdef INC_ASSERT
42 //VCS coverage off
43 // pragma coverage off
44
45 // source active flag tracks whether there is an ongoing "toggle" event.
46 // Until this toggle event is accepted by the destination domain (negative edge of
47 // of the pulse output), the source side cannot toggle again.
48 logic effective_rst_n;
49 unreachable assign effective_rst_n = rst_src_ni && dst_pulse_o;
50
51 logic src_active_flag_d, src_active_flag_q;
52 unreachable assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53
54 always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55 unreachable if (!effective_rst_n) begin
56 unreachable src_active_flag_q <= '0;
57 end else begin
58 unreachable src_active_flag_q <= src_active_flag_d;
59 end
60 end
61
62 //VCS coverage on
63 // pragma coverage on
64
65 `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66 `endif
67
68 //////////////////////////////////////////////////////////
69 // synchronize level signal to destination clock domain //
70 //////////////////////////////////////////////////////////
71 logic dst_level;
72
73 prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74 // source clock domain
75 .d_i (src_level),
76 // destination clock domain
77 .clk_i (clk_dst_i),
78 .rst_ni (rst_dst_ni),
79 .q_o (dst_level)
80 );
81
82 ////////////////////////////////////////
83 // convert level signal back to pulse //
84 ////////////////////////////////////////
85 logic dst_level_q;
86
87 // delay dst_level by 1 cycle
88 always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89 1/1 if (!rst_dst_ni) begin
Tests: T1 T2 T3
90 1/1 dst_level_q <= 1'b0;
Tests: T1 T2 T3
91 end else begin
92 1/1 dst_level_q <= dst_level;
Tests: T1 T2 T3
93 end
94 end
95
96 // edge detection
97 1/1 assign dst_pulse_o = dst_level_q ^ dst_level;
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T4,T5 |
0 | 1 | Covered | T21,T22,T47 |
1 | 0 | Covered | T21,T22,T47 |
1 | 1 | Covered | T21,T22,T47 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T21,T22,T47 |
1 | 0 | Covered | T21,T22,T47 |
1 | 1 | Covered | T21,T22,T47 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
31 if (!rst_src_ni) begin
-1-
32 src_level <= 1'b0;
==>
33 end else begin
34 src_level <= src_level ^ src_pulse_i;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T4,T5 |
89 if (!rst_dst_ni) begin
-1-
90 dst_level_q <= 1'b0;
==>
91 end else begin
92 dst_level_q <= dst_level;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
468598788 |
300 |
0 |
0 |
T21 |
136206 |
5 |
0 |
0 |
T22 |
11615 |
5 |
0 |
0 |
T23 |
26290 |
0 |
0 |
0 |
T27 |
1215 |
0 |
0 |
0 |
T28 |
84082 |
0 |
0 |
0 |
T29 |
250822 |
0 |
0 |
0 |
T30 |
11198 |
0 |
0 |
0 |
T31 |
21407 |
0 |
0 |
0 |
T45 |
3281 |
0 |
0 |
0 |
T47 |
0 |
5 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T75 |
0 |
4 |
0 |
0 |
T102 |
0 |
5 |
0 |
0 |
T165 |
0 |
5 |
0 |
0 |
T174 |
1138 |
0 |
0 |
0 |
T175 |
0 |
5 |
0 |
0 |
T176 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148386066 |
300 |
0 |
0 |
T21 |
19045 |
5 |
0 |
0 |
T22 |
22126 |
5 |
0 |
0 |
T23 |
46304 |
0 |
0 |
0 |
T28 |
63534 |
0 |
0 |
0 |
T29 |
116623 |
0 |
0 |
0 |
T30 |
1193 |
0 |
0 |
0 |
T31 |
2864 |
0 |
0 |
0 |
T32 |
1016 |
0 |
0 |
0 |
T47 |
0 |
5 |
0 |
0 |
T51 |
33874 |
0 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T75 |
0 |
4 |
0 |
0 |
T102 |
0 |
5 |
0 |
0 |
T146 |
16392 |
0 |
0 |
0 |
T165 |
0 |
5 |
0 |
0 |
T175 |
0 |
5 |
0 |
0 |
T176 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
30 always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31 1/1 if (!rst_src_ni) begin
Tests: T1 T2 T3
32 1/1 src_level <= 1'b0;
Tests: T1 T2 T3
33 end else begin
34 1/1 src_level <= src_level ^ src_pulse_i;
Tests: T2 T4 T5
35 end
36 end
37
38
39 // source active must come far enough such that the destination domain has time
40 // to create a valid pulse.
41 `ifdef INC_ASSERT
42 //VCS coverage off
43 // pragma coverage off
44
45 // source active flag tracks whether there is an ongoing "toggle" event.
46 // Until this toggle event is accepted by the destination domain (negative edge of
47 // of the pulse output), the source side cannot toggle again.
48 logic effective_rst_n;
49 unreachable assign effective_rst_n = rst_src_ni && dst_pulse_o;
50
51 logic src_active_flag_d, src_active_flag_q;
52 unreachable assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53
54 always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55 unreachable if (!effective_rst_n) begin
56 unreachable src_active_flag_q <= '0;
57 end else begin
58 unreachable src_active_flag_q <= src_active_flag_d;
59 end
60 end
61
62 //VCS coverage on
63 // pragma coverage on
64
65 `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66 `endif
67
68 //////////////////////////////////////////////////////////
69 // synchronize level signal to destination clock domain //
70 //////////////////////////////////////////////////////////
71 logic dst_level;
72
73 prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74 // source clock domain
75 .d_i (src_level),
76 // destination clock domain
77 .clk_i (clk_dst_i),
78 .rst_ni (rst_dst_ni),
79 .q_o (dst_level)
80 );
81
82 ////////////////////////////////////////
83 // convert level signal back to pulse //
84 ////////////////////////////////////////
85 logic dst_level_q;
86
87 // delay dst_level by 1 cycle
88 always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89 1/1 if (!rst_dst_ni) begin
Tests: T1 T2 T3
90 1/1 dst_level_q <= 1'b0;
Tests: T1 T2 T3
91 end else begin
92 1/1 dst_level_q <= dst_level;
Tests: T1 T2 T3
93 end
94 end
95
96 // edge detection
97 1/1 assign dst_pulse_o = dst_level_q ^ dst_level;
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T4,T5 |
0 | 1 | Covered | T2,T20,T60 |
1 | 0 | Covered | T2,T20,T60 |
1 | 1 | Covered | T2,T20,T60 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T20,T60 |
1 | 0 | Covered | T2,T20,T60 |
1 | 1 | Covered | T2,T20,T60 |
Branch Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
31 if (!rst_src_ni) begin
-1-
32 src_level <= 1'b0;
==>
33 end else begin
34 src_level <= src_level ^ src_pulse_i;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T4,T5 |
89 if (!rst_dst_ni) begin
-1-
90 dst_level_q <= 1'b0;
==>
91 end else begin
92 dst_level_q <= dst_level;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
468598788 |
2380 |
0 |
0 |
T2 |
556398 |
4 |
0 |
0 |
T3 |
1335 |
0 |
0 |
0 |
T4 |
1313 |
0 |
0 |
0 |
T5 |
2646 |
0 |
0 |
0 |
T6 |
2127 |
0 |
0 |
0 |
T7 |
10581 |
0 |
0 |
0 |
T8 |
8729 |
0 |
0 |
0 |
T9 |
3476 |
0 |
0 |
0 |
T10 |
3742 |
0 |
0 |
0 |
T20 |
0 |
4 |
0 |
0 |
T26 |
937 |
0 |
0 |
0 |
T49 |
0 |
7 |
0 |
0 |
T52 |
0 |
24 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T63 |
0 |
2 |
0 |
0 |
T98 |
0 |
6 |
0 |
0 |
T99 |
0 |
5 |
0 |
0 |
T100 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148386066 |
2380 |
0 |
0 |
T2 |
81023 |
4 |
0 |
0 |
T4 |
72 |
0 |
0 |
0 |
T5 |
216 |
0 |
0 |
0 |
T8 |
96 |
0 |
0 |
0 |
T9 |
80 |
0 |
0 |
0 |
T12 |
829 |
0 |
0 |
0 |
T14 |
24001 |
0 |
0 |
0 |
T15 |
32 |
0 |
0 |
0 |
T16 |
116248 |
0 |
0 |
0 |
T17 |
105809 |
0 |
0 |
0 |
T20 |
0 |
4 |
0 |
0 |
T49 |
0 |
7 |
0 |
0 |
T52 |
0 |
24 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T63 |
0 |
2 |
0 |
0 |
T98 |
0 |
6 |
0 |
0 |
T99 |
0 |
5 |
0 |
0 |
T100 |
0 |
4 |
0 |
0 |