Line Coverage for Module : 
prim_arbiter_ppc ( parameter N=3,DW=75,EnDataPort=1,IdxW=2 + N=5,DW=75,EnDataPort=1,IdxW=3 ) 
Line Coverage for Module self-instances : 
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 22 | 22 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 75 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 76 | 1 | 1 | 100.00 | 
| ALWAYS | 82 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 89 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 90 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 96 | 5 | 5 | 100.00 | 
| ALWAYS | 109 | 4 | 4 | 100.00 | 
| ALWAYS | 124 | 4 | 4 | 100.00 | 
54                        logic unused_req_chk;
55         unreachable    assign unused_req_chk = req_chk_i;
56                      
57                        `ASSERT_INIT(CheckNGreaterZero_A, N > 0)
58                      
59                        // this case is basically just a bypass
60                        if (N == 1) begin : gen_degenerate_case
61                      
62                          assign valid_o  = req_i[0];
63                          assign data_o   = data_i[0];
64                          assign gnt_o[0] = valid_o & ready_i;
65                          assign idx_o    = '0;
66                      
67                        end else begin : gen_normal_case
68                      
69                          logic [N-1:0] masked_req;
70                          logic [N-1:0] ppc_out;
71                          logic [N-1:0] arb_req;
72                          logic [N-1:0] mask, mask_next;
73                          logic [N-1:0] winner;
74                      
75         1/1              assign masked_req = mask & req_i;
           Tests:       T1 T2 T3 
76         1/1              assign arb_req = (|masked_req) ? masked_req : req_i;
           Tests:       T1 T2 T3 
77                      
78                          // PPC
79                          //   Even below code looks O(n) but DC optimizes it to O(log(N))
80                          //   Using Parallel Prefix Computation
81                          always_comb begin
82         1/1                ppc_out[0] = arb_req[0];
           Tests:       T1 T2 T3 
83         1/1                for (int i = 1 ; i < N ; i++) begin
           Tests:       T1 T2 T3 
84         1/1                  ppc_out[i] = ppc_out[i-1] | arb_req[i];
           Tests:       T1 T2 T3 
85                            end
86                          end
87                      
88                          // Grant Generation: Leading-One detector
89         1/1              assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0};
           Tests:       T1 T2 T3 
90         1/1              assign gnt_o    = (ready_i) ? winner : '0;
           Tests:       T1 T2 T3 
91                      
92         1/1              assign valid_o = |req_i;
           Tests:       T1 T2 T3 
93                          // Mask Generation
94         1/1              assign mask_next = {ppc_out[N-2:0], 1'b0};
           Tests:       T1 T2 T3 
95                          always_ff @(posedge clk_i or negedge rst_ni) begin
96         1/1                if (!rst_ni) begin
           Tests:       T1 T2 T3 
97         1/1                  mask <= '0;
           Tests:       T1 T2 T3 
98         1/1                end else if (valid_o && ready_i) begin
           Tests:       T1 T2 T3 
99                              // Latch only when requests accepted
100        1/1                  mask <= mask_next;
           Tests:       T2 T9 T10 
101        1/1                end else if (valid_o && !ready_i) begin
           Tests:       T1 T2 T3 
102                             // Downstream isn't yet ready so, keep current request alive. (First come first serve)
103        unreachable          mask <= ppc_out;
104                           end
                        MISSING_ELSE
105                         end
106                     
107                         if (EnDataPort == 1) begin: gen_datapath
108                           always_comb begin
109        1/1                  data_o = '0;
           Tests:       T1 T2 T3 
110        1/1                  for (int i = 0 ; i < N ; i++) begin
           Tests:       T1 T2 T3 
111        1/1                    if (winner[i]) begin
           Tests:       T1 T2 T3 
112        1/1                      data_o = data_i[i];
           Tests:       T2 T9 T10 
113                               end
                        MISSING_ELSE
114                             end
115                           end
116                         end else begin: gen_nodatapath
117                           assign data_o = '1;
118                           // The following signal is used to avoid possible lint errors.
119                           logic [DW-1:0] unused_data [N];
120                           assign unused_data = data_i;
121                         end
122                     
123                         always_comb begin
124        1/1                idx_o = '0;
           Tests:       T1 T2 T3 
125        1/1                for (int unsigned i = 0 ; i < N ; i++) begin
           Tests:       T1 T2 T3 
126        1/1                  if (winner[i]) begin
           Tests:       T1 T2 T3 
127        1/1                    idx_o = i[IdxW-1:0];
           Tests:       T2 T9 T10 
128                             end
                        MISSING_ELSE
Line Coverage for Module : 
prim_arbiter_ppc ( parameter N=2,DW=75,EnDataPort=1,IdxW=1 ) 
Line Coverage for Module self-instances : 
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 22 | 22 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 75 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 76 | 1 | 1 | 100.00 | 
| ALWAYS | 82 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 89 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 90 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 96 | 5 | 5 | 100.00 | 
| ALWAYS | 109 | 4 | 4 | 100.00 | 
| ALWAYS | 124 | 4 | 4 | 100.00 | 
54                        logic unused_req_chk;
55         unreachable    assign unused_req_chk = req_chk_i;
56                      
57                        `ASSERT_INIT(CheckNGreaterZero_A, N > 0)
58                      
59                        // this case is basically just a bypass
60                        if (N == 1) begin : gen_degenerate_case
61                      
62                          assign valid_o  = req_i[0];
63                          assign data_o   = data_i[0];
64                          assign gnt_o[0] = valid_o & ready_i;
65                          assign idx_o    = '0;
66                      
67                        end else begin : gen_normal_case
68                      
69                          logic [N-1:0] masked_req;
70                          logic [N-1:0] ppc_out;
71                          logic [N-1:0] arb_req;
72                          logic [N-1:0] mask, mask_next;
73                          logic [N-1:0] winner;
74                      
75         1/1              assign masked_req = mask & req_i;
           Tests:       T1 T2 T3 
76         1/1              assign arb_req = (|masked_req) ? masked_req : req_i;
           Tests:       T1 T2 T3 
77                      
78                          // PPC
79                          //   Even below code looks O(n) but DC optimizes it to O(log(N))
80                          //   Using Parallel Prefix Computation
81                          always_comb begin
82         1/1                ppc_out[0] = arb_req[0];
           Tests:       T1 T2 T3 
83         1/1                for (int i = 1 ; i < N ; i++) begin
           Tests:       T1 T2 T3 
84         1/1                  ppc_out[i] = ppc_out[i-1] | arb_req[i];
           Tests:       T1 T2 T3 
85                            end
86                          end
87                      
88                          // Grant Generation: Leading-One detector
89         1/1              assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0};
           Tests:       T1 T2 T3 
90         1/1              assign gnt_o    = (ready_i) ? winner : '0;
           Tests:       T1 T2 T3 
91                      
92         1/1              assign valid_o = |req_i;
           Tests:       T1 T2 T3 
93                          // Mask Generation
94         1/1              assign mask_next = {ppc_out[N-2:0], 1'b0};
           Tests:       T1 T2 T3 
95                          always_ff @(posedge clk_i or negedge rst_ni) begin
96         1/1                if (!rst_ni) begin
           Tests:       T1 T2 T3 
97         1/1                  mask <= '0;
           Tests:       T1 T2 T3 
98         1/1                end else if (valid_o && ready_i) begin
           Tests:       T4 T8 T10 
99                              // Latch only when requests accepted
100        1/1                  mask <= mask_next;
           Tests:       T10 T11 T26 
101        1/1                end else if (valid_o && !ready_i) begin
           Tests:       T4 T8 T10 
102                             // Downstream isn't yet ready so, keep current request alive. (First come first serve)
103        unreachable          mask <= ppc_out;
104                           end
                        MISSING_ELSE
105                         end
106                     
107                         if (EnDataPort == 1) begin: gen_datapath
108                           always_comb begin
109        1/1                  data_o = '0;
           Tests:       T1 T2 T3 
110        1/1                  for (int i = 0 ; i < N ; i++) begin
           Tests:       T1 T2 T3 
111        1/1                    if (winner[i]) begin
           Tests:       T1 T2 T3 
112        1/1                      data_o = data_i[i];
           Tests:       T10 T11 T26 
113                               end
                        MISSING_ELSE
114                             end
115                           end
116                         end else begin: gen_nodatapath
117                           assign data_o = '1;
118                           // The following signal is used to avoid possible lint errors.
119                           logic [DW-1:0] unused_data [N];
120                           assign unused_data = data_i;
121                         end
122                     
123                         always_comb begin
124        1/1                idx_o = '0;
           Tests:       T1 T2 T3 
125        1/1                for (int unsigned i = 0 ; i < N ; i++) begin
           Tests:       T1 T2 T3 
126        1/1                  if (winner[i]) begin
           Tests:       T1 T2 T3 
127        1/1                    idx_o = i[IdxW-1:0];
           Tests:       T10 T11 T26 
128                             end
                        MISSING_ELSE
Cond Coverage for Module : 
prim_arbiter_ppc ( parameter N=2,DW=75,EnDataPort=1,IdxW=1 ) 
Cond Coverage for Module self-instances : 
 | Total | Covered | Percent | 
| Conditions | 9 | 7 | 77.78 | 
| Logical | 9 | 7 | 77.78 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Not Covered |  | 
 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T10,T11,T26 | 
| 1 | 0 | Covered | T10,T11,T26 | 
 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
| -1- | Status | Tests |                       
| 0 | Unreachable |  | 
| 1 | Covered | T1,T2,T3 | 
 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T4,T8,T10 | 
| 1 | 0 | Unreachable |  | 
| 1 | 1 | Covered | T10,T11,T26 | 
 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Unreachable |  | 
Cond Coverage for Module : 
prim_arbiter_ppc ( parameter N=3,DW=75,EnDataPort=1,IdxW=2 ) 
Cond Coverage for Module self-instances : 
 | Total | Covered | Percent | 
| Conditions | 9 | 8 | 88.89 | 
| Logical | 9 | 8 | 88.89 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T65,T68,T52 | 
 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T65,T68,T52 | 
| 1 | 0 | Covered | T65,T51,T68 | 
 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
| -1- | Status | Tests |                       
| 0 | Unreachable |  | 
| 1 | Covered | T1,T2,T3 | 
 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T13,T16,T18 | 
| 1 | 0 | Unreachable |  | 
| 1 | 1 | Covered | T65,T51,T68 | 
 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Unreachable |  | 
Cond Coverage for Module : 
prim_arbiter_ppc ( parameter N=5,DW=75,EnDataPort=1,IdxW=3 ) 
Cond Coverage for Module self-instances : 
 | Total | Covered | Percent | 
| Conditions | 9 | 8 | 88.89 | 
| Logical | 9 | 8 | 88.89 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T2,T9,T10 | 
 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T2,T9,T10 | 
| 1 | 0 | Covered | T2,T9,T10 | 
 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
| -1- | Status | Tests |                       
| 0 | Unreachable |  | 
| 1 | Covered | T1,T2,T3 | 
 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Unreachable |  | 
| 1 | 1 | Covered | T2,T9,T10 | 
 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Unreachable |  | 
Branch Coverage for Module : 
prim_arbiter_ppc
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
10 | 
10 | 
100.00 | 
| TERNARY | 
76 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
90 | 
1 | 
1 | 
100.00 | 
| IF | 
96 | 
3 | 
3 | 
100.00 | 
| IF | 
126 | 
2 | 
2 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
76             assign arb_req = (|masked_req) ? masked_req : req_i;
                                              -1-  
                                              ==>  
                                              ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T2,T9,T10 | 
| 0 | 
Covered | 
T1,T2,T3 | 
90             assign gnt_o    = (ready_i) ? winner : '0;
                                           -1-  
                                           ==>  
                                           ==> (Unreachable)  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Unreachable | 
 | 
96               if (!rst_ni) begin
                 -1-  
97                 mask <= '0;
                   ==>
98               end else if (valid_o && ready_i) begin
                          -2-  
99                 // Latch only when requests accepted
100                mask <= mask_next;
                   ==>
101              end else if (valid_o && !ready_i) begin
                          -3-  
102                // Downstream isn't yet ready so, keep current request alive. (First come first serve)
103                mask <= ppc_out;
                   ==> (Unreachable)
104              end
                 MISSING_ELSE
                 ==>
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
Covered | 
T2,T10,T11 | 
| 0 | 
0 | 
1 | 
Unreachable | 
 | 
| 0 | 
0 | 
0 | 
Covered | 
T1,T4,T8 | 
126                if (winner[i]) begin
                   -1-  
127                  idx_o = i[IdxW-1:0];
                     ==>
128                end
                   MISSING_ELSE
                   ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T2,T10,T11 | 
| 0 | 
Covered | 
T1,T2,T3 | 
111                  if (winner[i]) begin
                     -1-  
112                    data_o = data_i[i];
                       ==>
113                  end
                     MISSING_ELSE
                     ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T2,T10,T11 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Module : 
prim_arbiter_ppc
Assertion Details
CheckHotOne_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
749958113 | 
595333448 | 
0 | 
0 | 
| T1 | 
1686 | 
1596 | 
0 | 
0 | 
| T2 | 
1231 | 
1172 | 
0 | 
0 | 
| T3 | 
1231 | 
1147 | 
0 | 
0 | 
| T4 | 
9413 | 
9284 | 
0 | 
0 | 
| T5 | 
984 | 
929 | 
0 | 
0 | 
| T6 | 
1927 | 
1861 | 
0 | 
0 | 
| T7 | 
8259 | 
5979 | 
0 | 
0 | 
| T8 | 
3656 | 
3603 | 
0 | 
0 | 
| T9 | 
1273 | 
1192 | 
0 | 
0 | 
| T10 | 
8363 | 
8187 | 
0 | 
0 | 
| T11 | 
4313 | 
3944 | 
0 | 
0 | 
| T13 | 
31676 | 
15736 | 
0 | 
0 | 
| T15 | 
35882 | 
16296 | 
0 | 
0 | 
| T16 | 
113172 | 
55888 | 
0 | 
0 | 
| T17 | 
432 | 
216 | 
0 | 
0 | 
| T18 | 
37272 | 
18636 | 
0 | 
0 | 
| T19 | 
250980 | 
124790 | 
0 | 
0 | 
| T20 | 
62542 | 
0 | 
0 | 
0 | 
| T21 | 
24916 | 
0 | 
0 | 
0 | 
| T22 | 
7383 | 
0 | 
0 | 
0 | 
| T26 | 
1288 | 
1288 | 
0 | 
0 | 
| T27 | 
0 | 
576 | 
0 | 
0 | 
| T28 | 
0 | 
1584 | 
0 | 
0 | 
| T29 | 
0 | 
53712 | 
0 | 
0 | 
CheckNGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2928 | 
2928 | 
0 | 
0 | 
| T1 | 
3 | 
3 | 
0 | 
0 | 
| T2 | 
3 | 
3 | 
0 | 
0 | 
| T3 | 
3 | 
3 | 
0 | 
0 | 
| T4 | 
3 | 
3 | 
0 | 
0 | 
| T5 | 
3 | 
3 | 
0 | 
0 | 
| T6 | 
3 | 
3 | 
0 | 
0 | 
| T7 | 
3 | 
3 | 
0 | 
0 | 
| T8 | 
3 | 
3 | 
0 | 
0 | 
| T9 | 
3 | 
3 | 
0 | 
0 | 
| T10 | 
3 | 
3 | 
0 | 
0 | 
GntImpliesReady_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
749958113 | 
3780928 | 
0 | 
0 | 
| T2 | 
1231 | 
200 | 
0 | 
0 | 
| T3 | 
1231 | 
0 | 
0 | 
0 | 
| T4 | 
8664 | 
0 | 
0 | 
0 | 
| T5 | 
984 | 
0 | 
0 | 
0 | 
| T6 | 
1927 | 
0 | 
0 | 
0 | 
| T7 | 
8259 | 
0 | 
0 | 
0 | 
| T8 | 
3152 | 
0 | 
0 | 
0 | 
| T9 | 
1273 | 
200 | 
0 | 
0 | 
| T10 | 
8363 | 
89 | 
0 | 
0 | 
| T11 | 
15100 | 
376 | 
0 | 
0 | 
| T13 | 
15838 | 
832 | 
0 | 
0 | 
| T15 | 
17941 | 
0 | 
0 | 
0 | 
| T16 | 
56586 | 
832 | 
0 | 
0 | 
| T17 | 
216 | 
0 | 
0 | 
0 | 
| T18 | 
18636 | 
832 | 
0 | 
0 | 
| T19 | 
125490 | 
832 | 
0 | 
0 | 
| T20 | 
62542 | 
0 | 
0 | 
0 | 
| T26 | 
1288 | 
79 | 
0 | 
0 | 
| T28 | 
0 | 
19 | 
0 | 
0 | 
| T39 | 
0 | 
200 | 
0 | 
0 | 
| T43 | 
0 | 
1962 | 
0 | 
0 | 
| T44 | 
0 | 
3409 | 
0 | 
0 | 
| T45 | 
0 | 
4300 | 
0 | 
0 | 
| T51 | 
0 | 
4 | 
0 | 
0 | 
| T52 | 
0 | 
855 | 
0 | 
0 | 
| T65 | 
96046 | 
4 | 
0 | 
0 | 
| T68 | 
0 | 
14 | 
0 | 
0 | 
| T83 | 
0 | 
131 | 
0 | 
0 | 
| T84 | 
0 | 
1603 | 
0 | 
0 | 
| T85 | 
0 | 
5766 | 
0 | 
0 | 
| T86 | 
504 | 
0 | 
0 | 
0 | 
| T87 | 
14093 | 
0 | 
0 | 
0 | 
GntImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
749958113 | 
3780928 | 
0 | 
0 | 
| T2 | 
1231 | 
200 | 
0 | 
0 | 
| T3 | 
1231 | 
0 | 
0 | 
0 | 
| T4 | 
8664 | 
0 | 
0 | 
0 | 
| T5 | 
984 | 
0 | 
0 | 
0 | 
| T6 | 
1927 | 
0 | 
0 | 
0 | 
| T7 | 
8259 | 
0 | 
0 | 
0 | 
| T8 | 
3152 | 
0 | 
0 | 
0 | 
| T9 | 
1273 | 
200 | 
0 | 
0 | 
| T10 | 
8363 | 
89 | 
0 | 
0 | 
| T11 | 
15100 | 
376 | 
0 | 
0 | 
| T13 | 
15838 | 
832 | 
0 | 
0 | 
| T15 | 
17941 | 
0 | 
0 | 
0 | 
| T16 | 
56586 | 
832 | 
0 | 
0 | 
| T17 | 
216 | 
0 | 
0 | 
0 | 
| T18 | 
18636 | 
832 | 
0 | 
0 | 
| T19 | 
125490 | 
832 | 
0 | 
0 | 
| T20 | 
62542 | 
0 | 
0 | 
0 | 
| T26 | 
1288 | 
79 | 
0 | 
0 | 
| T28 | 
0 | 
19 | 
0 | 
0 | 
| T39 | 
0 | 
200 | 
0 | 
0 | 
| T43 | 
0 | 
1962 | 
0 | 
0 | 
| T44 | 
0 | 
3409 | 
0 | 
0 | 
| T45 | 
0 | 
4300 | 
0 | 
0 | 
| T51 | 
0 | 
4 | 
0 | 
0 | 
| T52 | 
0 | 
855 | 
0 | 
0 | 
| T65 | 
96046 | 
4 | 
0 | 
0 | 
| T68 | 
0 | 
14 | 
0 | 
0 | 
| T83 | 
0 | 
131 | 
0 | 
0 | 
| T84 | 
0 | 
1603 | 
0 | 
0 | 
| T85 | 
0 | 
5766 | 
0 | 
0 | 
| T86 | 
504 | 
0 | 
0 | 
0 | 
| T87 | 
14093 | 
0 | 
0 | 
0 | 
GrantKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
749958113 | 
595333448 | 
0 | 
0 | 
| T1 | 
1686 | 
1596 | 
0 | 
0 | 
| T2 | 
1231 | 
1172 | 
0 | 
0 | 
| T3 | 
1231 | 
1147 | 
0 | 
0 | 
| T4 | 
9413 | 
9284 | 
0 | 
0 | 
| T5 | 
984 | 
929 | 
0 | 
0 | 
| T6 | 
1927 | 
1861 | 
0 | 
0 | 
| T7 | 
8259 | 
5979 | 
0 | 
0 | 
| T8 | 
3656 | 
3603 | 
0 | 
0 | 
| T9 | 
1273 | 
1192 | 
0 | 
0 | 
| T10 | 
8363 | 
8187 | 
0 | 
0 | 
| T11 | 
4313 | 
3944 | 
0 | 
0 | 
| T13 | 
31676 | 
15736 | 
0 | 
0 | 
| T15 | 
35882 | 
16296 | 
0 | 
0 | 
| T16 | 
113172 | 
55888 | 
0 | 
0 | 
| T17 | 
432 | 
216 | 
0 | 
0 | 
| T18 | 
37272 | 
18636 | 
0 | 
0 | 
| T19 | 
250980 | 
124790 | 
0 | 
0 | 
| T20 | 
62542 | 
0 | 
0 | 
0 | 
| T21 | 
24916 | 
0 | 
0 | 
0 | 
| T22 | 
7383 | 
0 | 
0 | 
0 | 
| T26 | 
1288 | 
1288 | 
0 | 
0 | 
| T27 | 
0 | 
576 | 
0 | 
0 | 
| T28 | 
0 | 
1584 | 
0 | 
0 | 
| T29 | 
0 | 
53712 | 
0 | 
0 | 
IdxKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
749958113 | 
595333448 | 
0 | 
0 | 
| T1 | 
1686 | 
1596 | 
0 | 
0 | 
| T2 | 
1231 | 
1172 | 
0 | 
0 | 
| T3 | 
1231 | 
1147 | 
0 | 
0 | 
| T4 | 
9413 | 
9284 | 
0 | 
0 | 
| T5 | 
984 | 
929 | 
0 | 
0 | 
| T6 | 
1927 | 
1861 | 
0 | 
0 | 
| T7 | 
8259 | 
5979 | 
0 | 
0 | 
| T8 | 
3656 | 
3603 | 
0 | 
0 | 
| T9 | 
1273 | 
1192 | 
0 | 
0 | 
| T10 | 
8363 | 
8187 | 
0 | 
0 | 
| T11 | 
4313 | 
3944 | 
0 | 
0 | 
| T13 | 
31676 | 
15736 | 
0 | 
0 | 
| T15 | 
35882 | 
16296 | 
0 | 
0 | 
| T16 | 
113172 | 
55888 | 
0 | 
0 | 
| T17 | 
432 | 
216 | 
0 | 
0 | 
| T18 | 
37272 | 
18636 | 
0 | 
0 | 
| T19 | 
250980 | 
124790 | 
0 | 
0 | 
| T20 | 
62542 | 
0 | 
0 | 
0 | 
| T21 | 
24916 | 
0 | 
0 | 
0 | 
| T22 | 
7383 | 
0 | 
0 | 
0 | 
| T26 | 
1288 | 
1288 | 
0 | 
0 | 
| T27 | 
0 | 
576 | 
0 | 
0 | 
| T28 | 
0 | 
1584 | 
0 | 
0 | 
| T29 | 
0 | 
53712 | 
0 | 
0 | 
IndexIsCorrect_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
749958113 | 
3780928 | 
0 | 
0 | 
| T2 | 
1231 | 
200 | 
0 | 
0 | 
| T3 | 
1231 | 
0 | 
0 | 
0 | 
| T4 | 
8664 | 
0 | 
0 | 
0 | 
| T5 | 
984 | 
0 | 
0 | 
0 | 
| T6 | 
1927 | 
0 | 
0 | 
0 | 
| T7 | 
8259 | 
0 | 
0 | 
0 | 
| T8 | 
3152 | 
0 | 
0 | 
0 | 
| T9 | 
1273 | 
200 | 
0 | 
0 | 
| T10 | 
8363 | 
89 | 
0 | 
0 | 
| T11 | 
15100 | 
376 | 
0 | 
0 | 
| T13 | 
15838 | 
832 | 
0 | 
0 | 
| T15 | 
17941 | 
0 | 
0 | 
0 | 
| T16 | 
56586 | 
832 | 
0 | 
0 | 
| T17 | 
216 | 
0 | 
0 | 
0 | 
| T18 | 
18636 | 
832 | 
0 | 
0 | 
| T19 | 
125490 | 
832 | 
0 | 
0 | 
| T20 | 
62542 | 
0 | 
0 | 
0 | 
| T26 | 
1288 | 
79 | 
0 | 
0 | 
| T28 | 
0 | 
19 | 
0 | 
0 | 
| T39 | 
0 | 
200 | 
0 | 
0 | 
| T43 | 
0 | 
1962 | 
0 | 
0 | 
| T44 | 
0 | 
3409 | 
0 | 
0 | 
| T45 | 
0 | 
4300 | 
0 | 
0 | 
| T51 | 
0 | 
4 | 
0 | 
0 | 
| T52 | 
0 | 
855 | 
0 | 
0 | 
| T65 | 
96046 | 
4 | 
0 | 
0 | 
| T68 | 
0 | 
14 | 
0 | 
0 | 
| T83 | 
0 | 
131 | 
0 | 
0 | 
| T84 | 
0 | 
1603 | 
0 | 
0 | 
| T85 | 
0 | 
5766 | 
0 | 
0 | 
| T86 | 
504 | 
0 | 
0 | 
0 | 
| T87 | 
14093 | 
0 | 
0 | 
0 | 
LockArbDecision_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
749958113 | 
0 | 
0 | 
0 | 
NoReadyValidNoGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
749958113 | 
0 | 
0 | 
0 | 
ReadyAndValidImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
749958113 | 
3780928 | 
0 | 
0 | 
| T2 | 
1231 | 
200 | 
0 | 
0 | 
| T3 | 
1231 | 
0 | 
0 | 
0 | 
| T4 | 
8664 | 
0 | 
0 | 
0 | 
| T5 | 
984 | 
0 | 
0 | 
0 | 
| T6 | 
1927 | 
0 | 
0 | 
0 | 
| T7 | 
8259 | 
0 | 
0 | 
0 | 
| T8 | 
3152 | 
0 | 
0 | 
0 | 
| T9 | 
1273 | 
200 | 
0 | 
0 | 
| T10 | 
8363 | 
89 | 
0 | 
0 | 
| T11 | 
15100 | 
376 | 
0 | 
0 | 
| T13 | 
15838 | 
832 | 
0 | 
0 | 
| T15 | 
17941 | 
0 | 
0 | 
0 | 
| T16 | 
56586 | 
832 | 
0 | 
0 | 
| T17 | 
216 | 
0 | 
0 | 
0 | 
| T18 | 
18636 | 
832 | 
0 | 
0 | 
| T19 | 
125490 | 
832 | 
0 | 
0 | 
| T20 | 
62542 | 
0 | 
0 | 
0 | 
| T26 | 
1288 | 
79 | 
0 | 
0 | 
| T28 | 
0 | 
19 | 
0 | 
0 | 
| T39 | 
0 | 
200 | 
0 | 
0 | 
| T43 | 
0 | 
1962 | 
0 | 
0 | 
| T44 | 
0 | 
3409 | 
0 | 
0 | 
| T45 | 
0 | 
4300 | 
0 | 
0 | 
| T51 | 
0 | 
4 | 
0 | 
0 | 
| T52 | 
0 | 
855 | 
0 | 
0 | 
| T65 | 
96046 | 
4 | 
0 | 
0 | 
| T68 | 
0 | 
14 | 
0 | 
0 | 
| T83 | 
0 | 
131 | 
0 | 
0 | 
| T84 | 
0 | 
1603 | 
0 | 
0 | 
| T85 | 
0 | 
5766 | 
0 | 
0 | 
| T86 | 
504 | 
0 | 
0 | 
0 | 
| T87 | 
14093 | 
0 | 
0 | 
0 | 
ReqAndReadyImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
749958113 | 
3780928 | 
0 | 
0 | 
| T2 | 
1231 | 
200 | 
0 | 
0 | 
| T3 | 
1231 | 
0 | 
0 | 
0 | 
| T4 | 
8664 | 
0 | 
0 | 
0 | 
| T5 | 
984 | 
0 | 
0 | 
0 | 
| T6 | 
1927 | 
0 | 
0 | 
0 | 
| T7 | 
8259 | 
0 | 
0 | 
0 | 
| T8 | 
3152 | 
0 | 
0 | 
0 | 
| T9 | 
1273 | 
200 | 
0 | 
0 | 
| T10 | 
8363 | 
89 | 
0 | 
0 | 
| T11 | 
15100 | 
376 | 
0 | 
0 | 
| T13 | 
15838 | 
832 | 
0 | 
0 | 
| T15 | 
17941 | 
0 | 
0 | 
0 | 
| T16 | 
56586 | 
832 | 
0 | 
0 | 
| T17 | 
216 | 
0 | 
0 | 
0 | 
| T18 | 
18636 | 
832 | 
0 | 
0 | 
| T19 | 
125490 | 
832 | 
0 | 
0 | 
| T20 | 
62542 | 
0 | 
0 | 
0 | 
| T26 | 
1288 | 
79 | 
0 | 
0 | 
| T28 | 
0 | 
19 | 
0 | 
0 | 
| T39 | 
0 | 
200 | 
0 | 
0 | 
| T43 | 
0 | 
1962 | 
0 | 
0 | 
| T44 | 
0 | 
3409 | 
0 | 
0 | 
| T45 | 
0 | 
4300 | 
0 | 
0 | 
| T51 | 
0 | 
4 | 
0 | 
0 | 
| T52 | 
0 | 
855 | 
0 | 
0 | 
| T65 | 
96046 | 
4 | 
0 | 
0 | 
| T68 | 
0 | 
14 | 
0 | 
0 | 
| T83 | 
0 | 
131 | 
0 | 
0 | 
| T84 | 
0 | 
1603 | 
0 | 
0 | 
| T85 | 
0 | 
5766 | 
0 | 
0 | 
| T86 | 
504 | 
0 | 
0 | 
0 | 
| T87 | 
14093 | 
0 | 
0 | 
0 | 
ReqImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
749958113 | 
3780928 | 
0 | 
0 | 
| T2 | 
1231 | 
200 | 
0 | 
0 | 
| T3 | 
1231 | 
0 | 
0 | 
0 | 
| T4 | 
8664 | 
0 | 
0 | 
0 | 
| T5 | 
984 | 
0 | 
0 | 
0 | 
| T6 | 
1927 | 
0 | 
0 | 
0 | 
| T7 | 
8259 | 
0 | 
0 | 
0 | 
| T8 | 
3152 | 
0 | 
0 | 
0 | 
| T9 | 
1273 | 
200 | 
0 | 
0 | 
| T10 | 
8363 | 
89 | 
0 | 
0 | 
| T11 | 
15100 | 
376 | 
0 | 
0 | 
| T13 | 
15838 | 
832 | 
0 | 
0 | 
| T15 | 
17941 | 
0 | 
0 | 
0 | 
| T16 | 
56586 | 
832 | 
0 | 
0 | 
| T17 | 
216 | 
0 | 
0 | 
0 | 
| T18 | 
18636 | 
832 | 
0 | 
0 | 
| T19 | 
125490 | 
832 | 
0 | 
0 | 
| T20 | 
62542 | 
0 | 
0 | 
0 | 
| T26 | 
1288 | 
79 | 
0 | 
0 | 
| T28 | 
0 | 
19 | 
0 | 
0 | 
| T39 | 
0 | 
200 | 
0 | 
0 | 
| T43 | 
0 | 
1962 | 
0 | 
0 | 
| T44 | 
0 | 
3409 | 
0 | 
0 | 
| T45 | 
0 | 
4300 | 
0 | 
0 | 
| T51 | 
0 | 
4 | 
0 | 
0 | 
| T52 | 
0 | 
855 | 
0 | 
0 | 
| T65 | 
96046 | 
4 | 
0 | 
0 | 
| T68 | 
0 | 
14 | 
0 | 
0 | 
| T83 | 
0 | 
131 | 
0 | 
0 | 
| T84 | 
0 | 
1603 | 
0 | 
0 | 
| T85 | 
0 | 
5766 | 
0 | 
0 | 
| T86 | 
504 | 
0 | 
0 | 
0 | 
| T87 | 
14093 | 
0 | 
0 | 
0 | 
ReqStaysHighUntilGranted0_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
749958113 | 
0 | 
0 | 
0 | 
RoundRobin_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
749958113 | 
7 | 
0 | 
976 | 
| T40 | 
258911 | 
0 | 
0 | 
1 | 
| T88 | 
762999 | 
2 | 
0 | 
1 | 
| T89 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
1 | 
0 | 
0 | 
| T91 | 
0 | 
1 | 
0 | 
0 | 
| T92 | 
0 | 
1 | 
0 | 
0 | 
| T93 | 
0 | 
1 | 
0 | 
0 | 
| T94 | 
1104 | 
0 | 
0 | 
1 | 
| T95 | 
1909 | 
0 | 
0 | 
1 | 
| T96 | 
57299 | 
0 | 
0 | 
1 | 
| T97 | 
1605 | 
0 | 
0 | 
1 | 
| T98 | 
910 | 
0 | 
0 | 
1 | 
| T99 | 
46182 | 
0 | 
0 | 
1 | 
| T100 | 
396044 | 
0 | 
0 | 
1 | 
| T101 | 
203267 | 
0 | 
0 | 
1 | 
ValidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
749958113 | 
595333448 | 
0 | 
0 | 
| T1 | 
1686 | 
1596 | 
0 | 
0 | 
| T2 | 
1231 | 
1172 | 
0 | 
0 | 
| T3 | 
1231 | 
1147 | 
0 | 
0 | 
| T4 | 
9413 | 
9284 | 
0 | 
0 | 
| T5 | 
984 | 
929 | 
0 | 
0 | 
| T6 | 
1927 | 
1861 | 
0 | 
0 | 
| T7 | 
8259 | 
5979 | 
0 | 
0 | 
| T8 | 
3656 | 
3603 | 
0 | 
0 | 
| T9 | 
1273 | 
1192 | 
0 | 
0 | 
| T10 | 
8363 | 
8187 | 
0 | 
0 | 
| T11 | 
4313 | 
3944 | 
0 | 
0 | 
| T13 | 
31676 | 
15736 | 
0 | 
0 | 
| T15 | 
35882 | 
16296 | 
0 | 
0 | 
| T16 | 
113172 | 
55888 | 
0 | 
0 | 
| T17 | 
432 | 
216 | 
0 | 
0 | 
| T18 | 
37272 | 
18636 | 
0 | 
0 | 
| T19 | 
250980 | 
124790 | 
0 | 
0 | 
| T20 | 
62542 | 
0 | 
0 | 
0 | 
| T21 | 
24916 | 
0 | 
0 | 
0 | 
| T22 | 
7383 | 
0 | 
0 | 
0 | 
| T26 | 
1288 | 
1288 | 
0 | 
0 | 
| T27 | 
0 | 
576 | 
0 | 
0 | 
| T28 | 
0 | 
1584 | 
0 | 
0 | 
| T29 | 
0 | 
53712 | 
0 | 
0 | 
gen_data_port_assertion.DataFlow_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
749958113 | 
3780928 | 
0 | 
0 | 
| T2 | 
1231 | 
200 | 
0 | 
0 | 
| T3 | 
1231 | 
0 | 
0 | 
0 | 
| T4 | 
8664 | 
0 | 
0 | 
0 | 
| T5 | 
984 | 
0 | 
0 | 
0 | 
| T6 | 
1927 | 
0 | 
0 | 
0 | 
| T7 | 
8259 | 
0 | 
0 | 
0 | 
| T8 | 
3152 | 
0 | 
0 | 
0 | 
| T9 | 
1273 | 
200 | 
0 | 
0 | 
| T10 | 
8363 | 
89 | 
0 | 
0 | 
| T11 | 
15100 | 
376 | 
0 | 
0 | 
| T13 | 
15838 | 
832 | 
0 | 
0 | 
| T15 | 
17941 | 
0 | 
0 | 
0 | 
| T16 | 
56586 | 
832 | 
0 | 
0 | 
| T17 | 
216 | 
0 | 
0 | 
0 | 
| T18 | 
18636 | 
832 | 
0 | 
0 | 
| T19 | 
125490 | 
832 | 
0 | 
0 | 
| T20 | 
62542 | 
0 | 
0 | 
0 | 
| T26 | 
1288 | 
79 | 
0 | 
0 | 
| T28 | 
0 | 
19 | 
0 | 
0 | 
| T39 | 
0 | 
200 | 
0 | 
0 | 
| T43 | 
0 | 
1962 | 
0 | 
0 | 
| T44 | 
0 | 
3409 | 
0 | 
0 | 
| T45 | 
0 | 
4300 | 
0 | 
0 | 
| T51 | 
0 | 
4 | 
0 | 
0 | 
| T52 | 
0 | 
855 | 
0 | 
0 | 
| T65 | 
96046 | 
4 | 
0 | 
0 | 
| T68 | 
0 | 
14 | 
0 | 
0 | 
| T83 | 
0 | 
131 | 
0 | 
0 | 
| T84 | 
0 | 
1603 | 
0 | 
0 | 
| T85 | 
0 | 
5766 | 
0 | 
0 | 
| T86 | 
504 | 
0 | 
0 | 
0 | 
| T87 | 
14093 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 22 | 22 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 75 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 76 | 1 | 1 | 100.00 | 
| ALWAYS | 82 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 89 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 90 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 96 | 5 | 5 | 100.00 | 
| ALWAYS | 109 | 4 | 4 | 100.00 | 
| ALWAYS | 124 | 4 | 4 | 100.00 | 
54                        logic unused_req_chk;
55         unreachable    assign unused_req_chk = req_chk_i;
56                      
57                        `ASSERT_INIT(CheckNGreaterZero_A, N > 0)
58                      
59                        // this case is basically just a bypass
60                        if (N == 1) begin : gen_degenerate_case
61                      
62                          assign valid_o  = req_i[0];
63                          assign data_o   = data_i[0];
64                          assign gnt_o[0] = valid_o & ready_i;
65                          assign idx_o    = '0;
66                      
67                        end else begin : gen_normal_case
68                      
69                          logic [N-1:0] masked_req;
70                          logic [N-1:0] ppc_out;
71                          logic [N-1:0] arb_req;
72                          logic [N-1:0] mask, mask_next;
73                          logic [N-1:0] winner;
74                      
75         1/1              assign masked_req = mask & req_i;
           Tests:       T1 T2 T3 
76         1/1              assign arb_req = (|masked_req) ? masked_req : req_i;
           Tests:       T1 T2 T3 
77                      
78                          // PPC
79                          //   Even below code looks O(n) but DC optimizes it to O(log(N))
80                          //   Using Parallel Prefix Computation
81                          always_comb begin
82         1/1                ppc_out[0] = arb_req[0];
           Tests:       T1 T2 T3 
83         1/1                for (int i = 1 ; i < N ; i++) begin
           Tests:       T1 T2 T3 
84         1/1                  ppc_out[i] = ppc_out[i-1] | arb_req[i];
           Tests:       T1 T2 T3 
85                            end
86                          end
87                      
88                          // Grant Generation: Leading-One detector
89         1/1              assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0};
           Tests:       T1 T2 T3 
90         1/1              assign gnt_o    = (ready_i) ? winner : '0;
           Tests:       T1 T2 T3 
91                      
92         1/1              assign valid_o = |req_i;
           Tests:       T1 T2 T3 
93                          // Mask Generation
94         1/1              assign mask_next = {ppc_out[N-2:0], 1'b0};
           Tests:       T1 T2 T3 
95                          always_ff @(posedge clk_i or negedge rst_ni) begin
96         1/1                if (!rst_ni) begin
           Tests:       T1 T2 T3 
97         1/1                  mask <= '0;
           Tests:       T1 T2 T3 
98         1/1                end else if (valid_o && ready_i) begin
           Tests:       T4 T8 T10 
99                              // Latch only when requests accepted
100        1/1                  mask <= mask_next;
           Tests:       T10 T11 T26 
101        1/1                end else if (valid_o && !ready_i) begin
           Tests:       T4 T8 T10 
102                             // Downstream isn't yet ready so, keep current request alive. (First come first serve)
103        unreachable          mask <= ppc_out;
104                           end
                        MISSING_ELSE
105                         end
106                     
107                         if (EnDataPort == 1) begin: gen_datapath
108                           always_comb begin
109        1/1                  data_o = '0;
           Tests:       T1 T2 T3 
110        1/1                  for (int i = 0 ; i < N ; i++) begin
           Tests:       T1 T2 T3 
111        1/1                    if (winner[i]) begin
           Tests:       T1 T2 T3 
112        1/1                      data_o = data_i[i];
           Tests:       T10 T11 T26 
113                               end
                        MISSING_ELSE
114                             end
115                           end
116                         end else begin: gen_nodatapath
117                           assign data_o = '1;
118                           // The following signal is used to avoid possible lint errors.
119                           logic [DW-1:0] unused_data [N];
120                           assign unused_data = data_i;
121                         end
122                     
123                         always_comb begin
124        1/1                idx_o = '0;
           Tests:       T1 T2 T3 
125        1/1                for (int unsigned i = 0 ; i < N ; i++) begin
           Tests:       T1 T2 T3 
126        1/1                  if (winner[i]) begin
           Tests:       T1 T2 T3 
127        1/1                    idx_o = i[IdxW-1:0];
           Tests:       T10 T11 T26 
128                             end
                        MISSING_ELSE
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb
 | Total | Covered | Percent | 
| Conditions | 9 | 7 | 77.78 | 
| Logical | 9 | 7 | 77.78 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Not Covered |  | 
 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T10,T11,T26 | 
| 1 | 0 | Covered | T10,T11,T26 | 
 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
| -1- | Status | Tests |                       
| 0 | Unreachable |  | 
| 1 | Covered | T1,T2,T3 | 
 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T4,T8,T10 | 
| 1 | 0 | Unreachable |  | 
| 1 | 1 | Covered | T10,T11,T26 | 
 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Unreachable |  | 
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
10 | 
9 | 
90.00  | 
| TERNARY | 
76 | 
2 | 
1 | 
50.00  | 
| TERNARY | 
90 | 
1 | 
1 | 
100.00 | 
| IF | 
96 | 
3 | 
3 | 
100.00 | 
| IF | 
126 | 
2 | 
2 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
76             assign arb_req = (|masked_req) ? masked_req : req_i;
                                              -1-  
                                              ==>  
                                              ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Not Covered | 
 | 
| 0 | 
Covered | 
T1,T2,T3 | 
90             assign gnt_o    = (ready_i) ? winner : '0;
                                           -1-  
                                           ==>  
                                           ==> (Unreachable)  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Unreachable | 
 | 
96               if (!rst_ni) begin
                 -1-  
97                 mask <= '0;
                   ==>
98               end else if (valid_o && ready_i) begin
                          -2-  
99                 // Latch only when requests accepted
100                mask <= mask_next;
                   ==>
101              end else if (valid_o && !ready_i) begin
                          -3-  
102                // Downstream isn't yet ready so, keep current request alive. (First come first serve)
103                mask <= ppc_out;
                   ==> (Unreachable)
104              end
                 MISSING_ELSE
                 ==>
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
Covered | 
T10,T11,T26 | 
| 0 | 
0 | 
1 | 
Unreachable | 
 | 
| 0 | 
0 | 
0 | 
Covered | 
T4,T8,T10 | 
126                if (winner[i]) begin
                   -1-  
127                  idx_o = i[IdxW-1:0];
                     ==>
128                end
                   MISSING_ELSE
                   ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T10,T11,T26 | 
| 0 | 
Covered | 
T1,T2,T3 | 
111                  if (winner[i]) begin
                     -1-  
112                    data_o = data_i[i];
                       ==>
113                  end
                     MISSING_ELSE
                     ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T10,T11,T26 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb
Assertion Details
CheckHotOne_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153142285 | 
32603717 | 
0 | 
0 | 
| T4 | 
749 | 
720 | 
0 | 
0 | 
| T8 | 
504 | 
504 | 
0 | 
0 | 
| T10 | 
1399 | 
1304 | 
0 | 
0 | 
| T11 | 
4313 | 
3944 | 
0 | 
0 | 
| T13 | 
15838 | 
0 | 
0 | 
0 | 
| T15 | 
17941 | 
16296 | 
0 | 
0 | 
| T16 | 
56586 | 
0 | 
0 | 
0 | 
| T17 | 
216 | 
216 | 
0 | 
0 | 
| T18 | 
18636 | 
0 | 
0 | 
0 | 
| T19 | 
125490 | 
0 | 
0 | 
0 | 
| T26 | 
0 | 
1288 | 
0 | 
0 | 
| T27 | 
0 | 
576 | 
0 | 
0 | 
| T28 | 
0 | 
1584 | 
0 | 
0 | 
| T29 | 
0 | 
53712 | 
0 | 
0 | 
CheckNGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
976 | 
976 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T7 | 
1 | 
1 | 
0 | 
0 | 
| T8 | 
1 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
1 | 
0 | 
0 | 
GntImpliesReady_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153142285 | 
668529 | 
0 | 
0 | 
| T10 | 
1399 | 
60 | 
0 | 
0 | 
| T11 | 
4313 | 
270 | 
0 | 
0 | 
| T13 | 
15838 | 
0 | 
0 | 
0 | 
| T15 | 
17941 | 
0 | 
0 | 
0 | 
| T16 | 
56586 | 
0 | 
0 | 
0 | 
| T17 | 
216 | 
0 | 
0 | 
0 | 
| T18 | 
18636 | 
0 | 
0 | 
0 | 
| T19 | 
125490 | 
0 | 
0 | 
0 | 
| T20 | 
62542 | 
0 | 
0 | 
0 | 
| T26 | 
1288 | 
52 | 
0 | 
0 | 
| T28 | 
0 | 
19 | 
0 | 
0 | 
| T43 | 
0 | 
1962 | 
0 | 
0 | 
| T44 | 
0 | 
3409 | 
0 | 
0 | 
| T45 | 
0 | 
4300 | 
0 | 
0 | 
| T83 | 
0 | 
131 | 
0 | 
0 | 
| T84 | 
0 | 
1603 | 
0 | 
0 | 
| T85 | 
0 | 
5766 | 
0 | 
0 | 
GntImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153142285 | 
668529 | 
0 | 
0 | 
| T10 | 
1399 | 
60 | 
0 | 
0 | 
| T11 | 
4313 | 
270 | 
0 | 
0 | 
| T13 | 
15838 | 
0 | 
0 | 
0 | 
| T15 | 
17941 | 
0 | 
0 | 
0 | 
| T16 | 
56586 | 
0 | 
0 | 
0 | 
| T17 | 
216 | 
0 | 
0 | 
0 | 
| T18 | 
18636 | 
0 | 
0 | 
0 | 
| T19 | 
125490 | 
0 | 
0 | 
0 | 
| T20 | 
62542 | 
0 | 
0 | 
0 | 
| T26 | 
1288 | 
52 | 
0 | 
0 | 
| T28 | 
0 | 
19 | 
0 | 
0 | 
| T43 | 
0 | 
1962 | 
0 | 
0 | 
| T44 | 
0 | 
3409 | 
0 | 
0 | 
| T45 | 
0 | 
4300 | 
0 | 
0 | 
| T83 | 
0 | 
131 | 
0 | 
0 | 
| T84 | 
0 | 
1603 | 
0 | 
0 | 
| T85 | 
0 | 
5766 | 
0 | 
0 | 
GrantKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153142285 | 
32603717 | 
0 | 
0 | 
| T4 | 
749 | 
720 | 
0 | 
0 | 
| T8 | 
504 | 
504 | 
0 | 
0 | 
| T10 | 
1399 | 
1304 | 
0 | 
0 | 
| T11 | 
4313 | 
3944 | 
0 | 
0 | 
| T13 | 
15838 | 
0 | 
0 | 
0 | 
| T15 | 
17941 | 
16296 | 
0 | 
0 | 
| T16 | 
56586 | 
0 | 
0 | 
0 | 
| T17 | 
216 | 
216 | 
0 | 
0 | 
| T18 | 
18636 | 
0 | 
0 | 
0 | 
| T19 | 
125490 | 
0 | 
0 | 
0 | 
| T26 | 
0 | 
1288 | 
0 | 
0 | 
| T27 | 
0 | 
576 | 
0 | 
0 | 
| T28 | 
0 | 
1584 | 
0 | 
0 | 
| T29 | 
0 | 
53712 | 
0 | 
0 | 
IdxKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153142285 | 
32603717 | 
0 | 
0 | 
| T4 | 
749 | 
720 | 
0 | 
0 | 
| T8 | 
504 | 
504 | 
0 | 
0 | 
| T10 | 
1399 | 
1304 | 
0 | 
0 | 
| T11 | 
4313 | 
3944 | 
0 | 
0 | 
| T13 | 
15838 | 
0 | 
0 | 
0 | 
| T15 | 
17941 | 
16296 | 
0 | 
0 | 
| T16 | 
56586 | 
0 | 
0 | 
0 | 
| T17 | 
216 | 
216 | 
0 | 
0 | 
| T18 | 
18636 | 
0 | 
0 | 
0 | 
| T19 | 
125490 | 
0 | 
0 | 
0 | 
| T26 | 
0 | 
1288 | 
0 | 
0 | 
| T27 | 
0 | 
576 | 
0 | 
0 | 
| T28 | 
0 | 
1584 | 
0 | 
0 | 
| T29 | 
0 | 
53712 | 
0 | 
0 | 
IndexIsCorrect_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153142285 | 
668529 | 
0 | 
0 | 
| T10 | 
1399 | 
60 | 
0 | 
0 | 
| T11 | 
4313 | 
270 | 
0 | 
0 | 
| T13 | 
15838 | 
0 | 
0 | 
0 | 
| T15 | 
17941 | 
0 | 
0 | 
0 | 
| T16 | 
56586 | 
0 | 
0 | 
0 | 
| T17 | 
216 | 
0 | 
0 | 
0 | 
| T18 | 
18636 | 
0 | 
0 | 
0 | 
| T19 | 
125490 | 
0 | 
0 | 
0 | 
| T20 | 
62542 | 
0 | 
0 | 
0 | 
| T26 | 
1288 | 
52 | 
0 | 
0 | 
| T28 | 
0 | 
19 | 
0 | 
0 | 
| T43 | 
0 | 
1962 | 
0 | 
0 | 
| T44 | 
0 | 
3409 | 
0 | 
0 | 
| T45 | 
0 | 
4300 | 
0 | 
0 | 
| T83 | 
0 | 
131 | 
0 | 
0 | 
| T84 | 
0 | 
1603 | 
0 | 
0 | 
| T85 | 
0 | 
5766 | 
0 | 
0 | 
LockArbDecision_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153142285 | 
0 | 
0 | 
0 | 
NoReadyValidNoGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153142285 | 
0 | 
0 | 
0 | 
ReadyAndValidImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153142285 | 
668529 | 
0 | 
0 | 
| T10 | 
1399 | 
60 | 
0 | 
0 | 
| T11 | 
4313 | 
270 | 
0 | 
0 | 
| T13 | 
15838 | 
0 | 
0 | 
0 | 
| T15 | 
17941 | 
0 | 
0 | 
0 | 
| T16 | 
56586 | 
0 | 
0 | 
0 | 
| T17 | 
216 | 
0 | 
0 | 
0 | 
| T18 | 
18636 | 
0 | 
0 | 
0 | 
| T19 | 
125490 | 
0 | 
0 | 
0 | 
| T20 | 
62542 | 
0 | 
0 | 
0 | 
| T26 | 
1288 | 
52 | 
0 | 
0 | 
| T28 | 
0 | 
19 | 
0 | 
0 | 
| T43 | 
0 | 
1962 | 
0 | 
0 | 
| T44 | 
0 | 
3409 | 
0 | 
0 | 
| T45 | 
0 | 
4300 | 
0 | 
0 | 
| T83 | 
0 | 
131 | 
0 | 
0 | 
| T84 | 
0 | 
1603 | 
0 | 
0 | 
| T85 | 
0 | 
5766 | 
0 | 
0 | 
ReqAndReadyImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153142285 | 
668529 | 
0 | 
0 | 
| T10 | 
1399 | 
60 | 
0 | 
0 | 
| T11 | 
4313 | 
270 | 
0 | 
0 | 
| T13 | 
15838 | 
0 | 
0 | 
0 | 
| T15 | 
17941 | 
0 | 
0 | 
0 | 
| T16 | 
56586 | 
0 | 
0 | 
0 | 
| T17 | 
216 | 
0 | 
0 | 
0 | 
| T18 | 
18636 | 
0 | 
0 | 
0 | 
| T19 | 
125490 | 
0 | 
0 | 
0 | 
| T20 | 
62542 | 
0 | 
0 | 
0 | 
| T26 | 
1288 | 
52 | 
0 | 
0 | 
| T28 | 
0 | 
19 | 
0 | 
0 | 
| T43 | 
0 | 
1962 | 
0 | 
0 | 
| T44 | 
0 | 
3409 | 
0 | 
0 | 
| T45 | 
0 | 
4300 | 
0 | 
0 | 
| T83 | 
0 | 
131 | 
0 | 
0 | 
| T84 | 
0 | 
1603 | 
0 | 
0 | 
| T85 | 
0 | 
5766 | 
0 | 
0 | 
ReqImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153142285 | 
668529 | 
0 | 
0 | 
| T10 | 
1399 | 
60 | 
0 | 
0 | 
| T11 | 
4313 | 
270 | 
0 | 
0 | 
| T13 | 
15838 | 
0 | 
0 | 
0 | 
| T15 | 
17941 | 
0 | 
0 | 
0 | 
| T16 | 
56586 | 
0 | 
0 | 
0 | 
| T17 | 
216 | 
0 | 
0 | 
0 | 
| T18 | 
18636 | 
0 | 
0 | 
0 | 
| T19 | 
125490 | 
0 | 
0 | 
0 | 
| T20 | 
62542 | 
0 | 
0 | 
0 | 
| T26 | 
1288 | 
52 | 
0 | 
0 | 
| T28 | 
0 | 
19 | 
0 | 
0 | 
| T43 | 
0 | 
1962 | 
0 | 
0 | 
| T44 | 
0 | 
3409 | 
0 | 
0 | 
| T45 | 
0 | 
4300 | 
0 | 
0 | 
| T83 | 
0 | 
131 | 
0 | 
0 | 
| T84 | 
0 | 
1603 | 
0 | 
0 | 
| T85 | 
0 | 
5766 | 
0 | 
0 | 
ReqStaysHighUntilGranted0_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153142285 | 
0 | 
0 | 
0 | 
RoundRobin_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153142285 | 
0 | 
0 | 
0 | 
ValidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153142285 | 
32603717 | 
0 | 
0 | 
| T4 | 
749 | 
720 | 
0 | 
0 | 
| T8 | 
504 | 
504 | 
0 | 
0 | 
| T10 | 
1399 | 
1304 | 
0 | 
0 | 
| T11 | 
4313 | 
3944 | 
0 | 
0 | 
| T13 | 
15838 | 
0 | 
0 | 
0 | 
| T15 | 
17941 | 
16296 | 
0 | 
0 | 
| T16 | 
56586 | 
0 | 
0 | 
0 | 
| T17 | 
216 | 
216 | 
0 | 
0 | 
| T18 | 
18636 | 
0 | 
0 | 
0 | 
| T19 | 
125490 | 
0 | 
0 | 
0 | 
| T26 | 
0 | 
1288 | 
0 | 
0 | 
| T27 | 
0 | 
576 | 
0 | 
0 | 
| T28 | 
0 | 
1584 | 
0 | 
0 | 
| T29 | 
0 | 
53712 | 
0 | 
0 | 
gen_data_port_assertion.DataFlow_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153142285 | 
668529 | 
0 | 
0 | 
| T10 | 
1399 | 
60 | 
0 | 
0 | 
| T11 | 
4313 | 
270 | 
0 | 
0 | 
| T13 | 
15838 | 
0 | 
0 | 
0 | 
| T15 | 
17941 | 
0 | 
0 | 
0 | 
| T16 | 
56586 | 
0 | 
0 | 
0 | 
| T17 | 
216 | 
0 | 
0 | 
0 | 
| T18 | 
18636 | 
0 | 
0 | 
0 | 
| T19 | 
125490 | 
0 | 
0 | 
0 | 
| T20 | 
62542 | 
0 | 
0 | 
0 | 
| T26 | 
1288 | 
52 | 
0 | 
0 | 
| T28 | 
0 | 
19 | 
0 | 
0 | 
| T43 | 
0 | 
1962 | 
0 | 
0 | 
| T44 | 
0 | 
3409 | 
0 | 
0 | 
| T45 | 
0 | 
4300 | 
0 | 
0 | 
| T83 | 
0 | 
131 | 
0 | 
0 | 
| T84 | 
0 | 
1603 | 
0 | 
0 | 
| T85 | 
0 | 
5766 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 22 | 22 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 75 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 76 | 1 | 1 | 100.00 | 
| ALWAYS | 82 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 89 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 90 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 96 | 5 | 5 | 100.00 | 
| ALWAYS | 109 | 4 | 4 | 100.00 | 
| ALWAYS | 124 | 4 | 4 | 100.00 | 
54                        logic unused_req_chk;
55         unreachable    assign unused_req_chk = req_chk_i;
56                      
57                        `ASSERT_INIT(CheckNGreaterZero_A, N > 0)
58                      
59                        // this case is basically just a bypass
60                        if (N == 1) begin : gen_degenerate_case
61                      
62                          assign valid_o  = req_i[0];
63                          assign data_o   = data_i[0];
64                          assign gnt_o[0] = valid_o & ready_i;
65                          assign idx_o    = '0;
66                      
67                        end else begin : gen_normal_case
68                      
69                          logic [N-1:0] masked_req;
70                          logic [N-1:0] ppc_out;
71                          logic [N-1:0] arb_req;
72                          logic [N-1:0] mask, mask_next;
73                          logic [N-1:0] winner;
74                      
75         1/1              assign masked_req = mask & req_i;
           Tests:       T1 T2 T3 
76         1/1              assign arb_req = (|masked_req) ? masked_req : req_i;
           Tests:       T1 T2 T3 
77                      
78                          // PPC
79                          //   Even below code looks O(n) but DC optimizes it to O(log(N))
80                          //   Using Parallel Prefix Computation
81                          always_comb begin
82         1/1                ppc_out[0] = arb_req[0];
           Tests:       T1 T2 T3 
83         1/1                for (int i = 1 ; i < N ; i++) begin
           Tests:       T1 T2 T3 
84         1/1                  ppc_out[i] = ppc_out[i-1] | arb_req[i];
           Tests:       T1 T2 T3 
85                            end
86                          end
87                      
88                          // Grant Generation: Leading-One detector
89         1/1              assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0};
           Tests:       T1 T2 T3 
90         1/1              assign gnt_o    = (ready_i) ? winner : '0;
           Tests:       T1 T2 T3 
91                      
92         1/1              assign valid_o = |req_i;
           Tests:       T1 T2 T3 
93                          // Mask Generation
94         1/1              assign mask_next = {ppc_out[N-2:0], 1'b0};
           Tests:       T1 T2 T3 
95                          always_ff @(posedge clk_i or negedge rst_ni) begin
96         1/1                if (!rst_ni) begin
           Tests:       T1 T2 T3 
97         1/1                  mask <= '0;
           Tests:       T1 T2 T3 
98         1/1                end else if (valid_o && ready_i) begin
           Tests:       T13 T16 T18 
99                              // Latch only when requests accepted
100        1/1                  mask <= mask_next;
           Tests:       T65 T51 T68 
101        1/1                end else if (valid_o && !ready_i) begin
           Tests:       T13 T16 T18 
102                             // Downstream isn't yet ready so, keep current request alive. (First come first serve)
103        unreachable          mask <= ppc_out;
104                           end
                        MISSING_ELSE
105                         end
106                     
107                         if (EnDataPort == 1) begin: gen_datapath
108                           always_comb begin
109        1/1                  data_o = '0;
           Tests:       T1 T2 T3 
110        1/1                  for (int i = 0 ; i < N ; i++) begin
           Tests:       T1 T2 T3 
111        1/1                    if (winner[i]) begin
           Tests:       T1 T2 T3 
112        1/1                      data_o = data_i[i];
           Tests:       T65 T51 T68 
113                               end
                        MISSING_ELSE
114                             end
115                           end
116                         end else begin: gen_nodatapath
117                           assign data_o = '1;
118                           // The following signal is used to avoid possible lint errors.
119                           logic [DW-1:0] unused_data [N];
120                           assign unused_data = data_i;
121                         end
122                     
123                         always_comb begin
124        1/1                idx_o = '0;
           Tests:       T1 T2 T3 
125        1/1                for (int unsigned i = 0 ; i < N ; i++) begin
           Tests:       T1 T2 T3 
126        1/1                  if (winner[i]) begin
           Tests:       T1 T2 T3 
127        1/1                    idx_o = i[IdxW-1:0];
           Tests:       T65 T51 T68 
128                             end
                        MISSING_ELSE
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb
 | Total | Covered | Percent | 
| Conditions | 9 | 8 | 88.89 | 
| Logical | 9 | 8 | 88.89 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T65,T68,T52 | 
 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T65,T68,T52 | 
| 1 | 0 | Covered | T65,T51,T68 | 
 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
| -1- | Status | Tests |                       
| 0 | Unreachable |  | 
| 1 | Covered | T1,T2,T3 | 
 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T13,T16,T18 | 
| 1 | 0 | Unreachable |  | 
| 1 | 1 | Covered | T65,T51,T68 | 
 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Unreachable |  | 
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
10 | 
10 | 
100.00 | 
| TERNARY | 
76 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
90 | 
1 | 
1 | 
100.00 | 
| IF | 
96 | 
3 | 
3 | 
100.00 | 
| IF | 
126 | 
2 | 
2 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
76             assign arb_req = (|masked_req) ? masked_req : req_i;
                                              -1-  
                                              ==>  
                                              ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T65,T68,T52 | 
| 0 | 
Covered | 
T1,T2,T3 | 
90             assign gnt_o    = (ready_i) ? winner : '0;
                                           -1-  
                                           ==>  
                                           ==> (Unreachable)  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Unreachable | 
 | 
96               if (!rst_ni) begin
                 -1-  
97                 mask <= '0;
                   ==>
98               end else if (valid_o && ready_i) begin
                          -2-  
99                 // Latch only when requests accepted
100                mask <= mask_next;
                   ==>
101              end else if (valid_o && !ready_i) begin
                          -3-  
102                // Downstream isn't yet ready so, keep current request alive. (First come first serve)
103                mask <= ppc_out;
                   ==> (Unreachable)
104              end
                 MISSING_ELSE
                 ==>
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
Covered | 
T65,T51,T68 | 
| 0 | 
0 | 
1 | 
Unreachable | 
 | 
| 0 | 
0 | 
0 | 
Covered | 
T13,T16,T18 | 
126                if (winner[i]) begin
                   -1-  
127                  idx_o = i[IdxW-1:0];
                     ==>
128                end
                   MISSING_ELSE
                   ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T65,T51,T68 | 
| 0 | 
Covered | 
T1,T2,T3 | 
111                  if (winner[i]) begin
                     -1-  
112                    data_o = data_i[i];
                       ==>
113                  end
                     MISSING_ELSE
                     ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T65,T51,T68 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb
Assertion Details
CheckHotOne_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153142285 | 
119145192 | 
0 | 
0 | 
| T13 | 
15838 | 
15736 | 
0 | 
0 | 
| T15 | 
17941 | 
0 | 
0 | 
0 | 
| T16 | 
56586 | 
55888 | 
0 | 
0 | 
| T17 | 
216 | 
0 | 
0 | 
0 | 
| T18 | 
18636 | 
18636 | 
0 | 
0 | 
| T19 | 
125490 | 
124790 | 
0 | 
0 | 
| T20 | 
62542 | 
61904 | 
0 | 
0 | 
| T21 | 
24916 | 
24916 | 
0 | 
0 | 
| T22 | 
7383 | 
7383 | 
0 | 
0 | 
| T23 | 
0 | 
5648 | 
0 | 
0 | 
| T24 | 
0 | 
38460 | 
0 | 
0 | 
| T25 | 
0 | 
27632 | 
0 | 
0 | 
| T26 | 
1288 | 
0 | 
0 | 
0 | 
CheckNGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
976 | 
976 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T7 | 
1 | 
1 | 
0 | 
0 | 
| T8 | 
1 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
1 | 
0 | 
0 | 
GntImpliesReady_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153142285 | 
802546 | 
0 | 
0 | 
| T48 | 
0 | 
1172 | 
0 | 
0 | 
| T51 | 
0 | 
4 | 
0 | 
0 | 
| T52 | 
0 | 
855 | 
0 | 
0 | 
| T53 | 
0 | 
2378 | 
0 | 
0 | 
| T55 | 
10608 | 
0 | 
0 | 
0 | 
| T65 | 
96046 | 
4 | 
0 | 
0 | 
| T67 | 
0 | 
262 | 
0 | 
0 | 
| T68 | 
0 | 
14 | 
0 | 
0 | 
| T83 | 
2160 | 
0 | 
0 | 
0 | 
| T84 | 
97023 | 
0 | 
0 | 
0 | 
| T86 | 
504 | 
0 | 
0 | 
0 | 
| T87 | 
14093 | 
0 | 
0 | 
0 | 
| T102 | 
0 | 
5112 | 
0 | 
0 | 
| T103 | 
0 | 
1072 | 
0 | 
0 | 
| T104 | 
0 | 
386 | 
0 | 
0 | 
| T105 | 
19116 | 
0 | 
0 | 
0 | 
| T106 | 
34284 | 
0 | 
0 | 
0 | 
| T107 | 
8448 | 
0 | 
0 | 
0 | 
| T108 | 
8214 | 
0 | 
0 | 
0 | 
GntImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153142285 | 
802546 | 
0 | 
0 | 
| T48 | 
0 | 
1172 | 
0 | 
0 | 
| T51 | 
0 | 
4 | 
0 | 
0 | 
| T52 | 
0 | 
855 | 
0 | 
0 | 
| T53 | 
0 | 
2378 | 
0 | 
0 | 
| T55 | 
10608 | 
0 | 
0 | 
0 | 
| T65 | 
96046 | 
4 | 
0 | 
0 | 
| T67 | 
0 | 
262 | 
0 | 
0 | 
| T68 | 
0 | 
14 | 
0 | 
0 | 
| T83 | 
2160 | 
0 | 
0 | 
0 | 
| T84 | 
97023 | 
0 | 
0 | 
0 | 
| T86 | 
504 | 
0 | 
0 | 
0 | 
| T87 | 
14093 | 
0 | 
0 | 
0 | 
| T102 | 
0 | 
5112 | 
0 | 
0 | 
| T103 | 
0 | 
1072 | 
0 | 
0 | 
| T104 | 
0 | 
386 | 
0 | 
0 | 
| T105 | 
19116 | 
0 | 
0 | 
0 | 
| T106 | 
34284 | 
0 | 
0 | 
0 | 
| T107 | 
8448 | 
0 | 
0 | 
0 | 
| T108 | 
8214 | 
0 | 
0 | 
0 | 
GrantKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153142285 | 
119145192 | 
0 | 
0 | 
| T13 | 
15838 | 
15736 | 
0 | 
0 | 
| T15 | 
17941 | 
0 | 
0 | 
0 | 
| T16 | 
56586 | 
55888 | 
0 | 
0 | 
| T17 | 
216 | 
0 | 
0 | 
0 | 
| T18 | 
18636 | 
18636 | 
0 | 
0 | 
| T19 | 
125490 | 
124790 | 
0 | 
0 | 
| T20 | 
62542 | 
61904 | 
0 | 
0 | 
| T21 | 
24916 | 
24916 | 
0 | 
0 | 
| T22 | 
7383 | 
7383 | 
0 | 
0 | 
| T23 | 
0 | 
5648 | 
0 | 
0 | 
| T24 | 
0 | 
38460 | 
0 | 
0 | 
| T25 | 
0 | 
27632 | 
0 | 
0 | 
| T26 | 
1288 | 
0 | 
0 | 
0 | 
IdxKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153142285 | 
119145192 | 
0 | 
0 | 
| T13 | 
15838 | 
15736 | 
0 | 
0 | 
| T15 | 
17941 | 
0 | 
0 | 
0 | 
| T16 | 
56586 | 
55888 | 
0 | 
0 | 
| T17 | 
216 | 
0 | 
0 | 
0 | 
| T18 | 
18636 | 
18636 | 
0 | 
0 | 
| T19 | 
125490 | 
124790 | 
0 | 
0 | 
| T20 | 
62542 | 
61904 | 
0 | 
0 | 
| T21 | 
24916 | 
24916 | 
0 | 
0 | 
| T22 | 
7383 | 
7383 | 
0 | 
0 | 
| T23 | 
0 | 
5648 | 
0 | 
0 | 
| T24 | 
0 | 
38460 | 
0 | 
0 | 
| T25 | 
0 | 
27632 | 
0 | 
0 | 
| T26 | 
1288 | 
0 | 
0 | 
0 | 
IndexIsCorrect_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153142285 | 
802546 | 
0 | 
0 | 
| T48 | 
0 | 
1172 | 
0 | 
0 | 
| T51 | 
0 | 
4 | 
0 | 
0 | 
| T52 | 
0 | 
855 | 
0 | 
0 | 
| T53 | 
0 | 
2378 | 
0 | 
0 | 
| T55 | 
10608 | 
0 | 
0 | 
0 | 
| T65 | 
96046 | 
4 | 
0 | 
0 | 
| T67 | 
0 | 
262 | 
0 | 
0 | 
| T68 | 
0 | 
14 | 
0 | 
0 | 
| T83 | 
2160 | 
0 | 
0 | 
0 | 
| T84 | 
97023 | 
0 | 
0 | 
0 | 
| T86 | 
504 | 
0 | 
0 | 
0 | 
| T87 | 
14093 | 
0 | 
0 | 
0 | 
| T102 | 
0 | 
5112 | 
0 | 
0 | 
| T103 | 
0 | 
1072 | 
0 | 
0 | 
| T104 | 
0 | 
386 | 
0 | 
0 | 
| T105 | 
19116 | 
0 | 
0 | 
0 | 
| T106 | 
34284 | 
0 | 
0 | 
0 | 
| T107 | 
8448 | 
0 | 
0 | 
0 | 
| T108 | 
8214 | 
0 | 
0 | 
0 | 
LockArbDecision_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153142285 | 
0 | 
0 | 
0 | 
NoReadyValidNoGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153142285 | 
0 | 
0 | 
0 | 
ReadyAndValidImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153142285 | 
802546 | 
0 | 
0 | 
| T48 | 
0 | 
1172 | 
0 | 
0 | 
| T51 | 
0 | 
4 | 
0 | 
0 | 
| T52 | 
0 | 
855 | 
0 | 
0 | 
| T53 | 
0 | 
2378 | 
0 | 
0 | 
| T55 | 
10608 | 
0 | 
0 | 
0 | 
| T65 | 
96046 | 
4 | 
0 | 
0 | 
| T67 | 
0 | 
262 | 
0 | 
0 | 
| T68 | 
0 | 
14 | 
0 | 
0 | 
| T83 | 
2160 | 
0 | 
0 | 
0 | 
| T84 | 
97023 | 
0 | 
0 | 
0 | 
| T86 | 
504 | 
0 | 
0 | 
0 | 
| T87 | 
14093 | 
0 | 
0 | 
0 | 
| T102 | 
0 | 
5112 | 
0 | 
0 | 
| T103 | 
0 | 
1072 | 
0 | 
0 | 
| T104 | 
0 | 
386 | 
0 | 
0 | 
| T105 | 
19116 | 
0 | 
0 | 
0 | 
| T106 | 
34284 | 
0 | 
0 | 
0 | 
| T107 | 
8448 | 
0 | 
0 | 
0 | 
| T108 | 
8214 | 
0 | 
0 | 
0 | 
ReqAndReadyImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153142285 | 
802546 | 
0 | 
0 | 
| T48 | 
0 | 
1172 | 
0 | 
0 | 
| T51 | 
0 | 
4 | 
0 | 
0 | 
| T52 | 
0 | 
855 | 
0 | 
0 | 
| T53 | 
0 | 
2378 | 
0 | 
0 | 
| T55 | 
10608 | 
0 | 
0 | 
0 | 
| T65 | 
96046 | 
4 | 
0 | 
0 | 
| T67 | 
0 | 
262 | 
0 | 
0 | 
| T68 | 
0 | 
14 | 
0 | 
0 | 
| T83 | 
2160 | 
0 | 
0 | 
0 | 
| T84 | 
97023 | 
0 | 
0 | 
0 | 
| T86 | 
504 | 
0 | 
0 | 
0 | 
| T87 | 
14093 | 
0 | 
0 | 
0 | 
| T102 | 
0 | 
5112 | 
0 | 
0 | 
| T103 | 
0 | 
1072 | 
0 | 
0 | 
| T104 | 
0 | 
386 | 
0 | 
0 | 
| T105 | 
19116 | 
0 | 
0 | 
0 | 
| T106 | 
34284 | 
0 | 
0 | 
0 | 
| T107 | 
8448 | 
0 | 
0 | 
0 | 
| T108 | 
8214 | 
0 | 
0 | 
0 | 
ReqImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153142285 | 
802546 | 
0 | 
0 | 
| T48 | 
0 | 
1172 | 
0 | 
0 | 
| T51 | 
0 | 
4 | 
0 | 
0 | 
| T52 | 
0 | 
855 | 
0 | 
0 | 
| T53 | 
0 | 
2378 | 
0 | 
0 | 
| T55 | 
10608 | 
0 | 
0 | 
0 | 
| T65 | 
96046 | 
4 | 
0 | 
0 | 
| T67 | 
0 | 
262 | 
0 | 
0 | 
| T68 | 
0 | 
14 | 
0 | 
0 | 
| T83 | 
2160 | 
0 | 
0 | 
0 | 
| T84 | 
97023 | 
0 | 
0 | 
0 | 
| T86 | 
504 | 
0 | 
0 | 
0 | 
| T87 | 
14093 | 
0 | 
0 | 
0 | 
| T102 | 
0 | 
5112 | 
0 | 
0 | 
| T103 | 
0 | 
1072 | 
0 | 
0 | 
| T104 | 
0 | 
386 | 
0 | 
0 | 
| T105 | 
19116 | 
0 | 
0 | 
0 | 
| T106 | 
34284 | 
0 | 
0 | 
0 | 
| T107 | 
8448 | 
0 | 
0 | 
0 | 
| T108 | 
8214 | 
0 | 
0 | 
0 | 
ReqStaysHighUntilGranted0_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153142285 | 
0 | 
0 | 
0 | 
RoundRobin_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153142285 | 
0 | 
0 | 
0 | 
ValidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153142285 | 
119145192 | 
0 | 
0 | 
| T13 | 
15838 | 
15736 | 
0 | 
0 | 
| T15 | 
17941 | 
0 | 
0 | 
0 | 
| T16 | 
56586 | 
55888 | 
0 | 
0 | 
| T17 | 
216 | 
0 | 
0 | 
0 | 
| T18 | 
18636 | 
18636 | 
0 | 
0 | 
| T19 | 
125490 | 
124790 | 
0 | 
0 | 
| T20 | 
62542 | 
61904 | 
0 | 
0 | 
| T21 | 
24916 | 
24916 | 
0 | 
0 | 
| T22 | 
7383 | 
7383 | 
0 | 
0 | 
| T23 | 
0 | 
5648 | 
0 | 
0 | 
| T24 | 
0 | 
38460 | 
0 | 
0 | 
| T25 | 
0 | 
27632 | 
0 | 
0 | 
| T26 | 
1288 | 
0 | 
0 | 
0 | 
gen_data_port_assertion.DataFlow_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153142285 | 
802546 | 
0 | 
0 | 
| T48 | 
0 | 
1172 | 
0 | 
0 | 
| T51 | 
0 | 
4 | 
0 | 
0 | 
| T52 | 
0 | 
855 | 
0 | 
0 | 
| T53 | 
0 | 
2378 | 
0 | 
0 | 
| T55 | 
10608 | 
0 | 
0 | 
0 | 
| T65 | 
96046 | 
4 | 
0 | 
0 | 
| T67 | 
0 | 
262 | 
0 | 
0 | 
| T68 | 
0 | 
14 | 
0 | 
0 | 
| T83 | 
2160 | 
0 | 
0 | 
0 | 
| T84 | 
97023 | 
0 | 
0 | 
0 | 
| T86 | 
504 | 
0 | 
0 | 
0 | 
| T87 | 
14093 | 
0 | 
0 | 
0 | 
| T102 | 
0 | 
5112 | 
0 | 
0 | 
| T103 | 
0 | 
1072 | 
0 | 
0 | 
| T104 | 
0 | 
386 | 
0 | 
0 | 
| T105 | 
19116 | 
0 | 
0 | 
0 | 
| T106 | 
34284 | 
0 | 
0 | 
0 | 
| T107 | 
8448 | 
0 | 
0 | 
0 | 
| T108 | 
8214 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 22 | 22 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 75 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 76 | 1 | 1 | 100.00 | 
| ALWAYS | 82 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 89 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 90 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 96 | 5 | 5 | 100.00 | 
| ALWAYS | 109 | 4 | 4 | 100.00 | 
| ALWAYS | 124 | 4 | 4 | 100.00 | 
54                        logic unused_req_chk;
55         unreachable    assign unused_req_chk = req_chk_i;
56                      
57                        `ASSERT_INIT(CheckNGreaterZero_A, N > 0)
58                      
59                        // this case is basically just a bypass
60                        if (N == 1) begin : gen_degenerate_case
61                      
62                          assign valid_o  = req_i[0];
63                          assign data_o   = data_i[0];
64                          assign gnt_o[0] = valid_o & ready_i;
65                          assign idx_o    = '0;
66                      
67                        end else begin : gen_normal_case
68                      
69                          logic [N-1:0] masked_req;
70                          logic [N-1:0] ppc_out;
71                          logic [N-1:0] arb_req;
72                          logic [N-1:0] mask, mask_next;
73                          logic [N-1:0] winner;
74                      
75         1/1              assign masked_req = mask & req_i;
           Tests:       T1 T2 T3 
76         1/1              assign arb_req = (|masked_req) ? masked_req : req_i;
           Tests:       T1 T2 T3 
77                      
78                          // PPC
79                          //   Even below code looks O(n) but DC optimizes it to O(log(N))
80                          //   Using Parallel Prefix Computation
81                          always_comb begin
82         1/1                ppc_out[0] = arb_req[0];
           Tests:       T1 T2 T3 
83         1/1                for (int i = 1 ; i < N ; i++) begin
           Tests:       T1 T2 T3 
84         1/1                  ppc_out[i] = ppc_out[i-1] | arb_req[i];
           Tests:       T1 T2 T3 
85                            end
86                          end
87                      
88                          // Grant Generation: Leading-One detector
89         1/1              assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0};
           Tests:       T1 T2 T3 
90         1/1              assign gnt_o    = (ready_i) ? winner : '0;
           Tests:       T1 T2 T3 
91                      
92         1/1              assign valid_o = |req_i;
           Tests:       T1 T2 T3 
93                          // Mask Generation
94         1/1              assign mask_next = {ppc_out[N-2:0], 1'b0};
           Tests:       T1 T2 T3 
95                          always_ff @(posedge clk_i or negedge rst_ni) begin
96         1/1                if (!rst_ni) begin
           Tests:       T1 T2 T3 
97         1/1                  mask <= '0;
           Tests:       T1 T2 T3 
98         1/1                end else if (valid_o && ready_i) begin
           Tests:       T1 T2 T3 
99                              // Latch only when requests accepted
100        1/1                  mask <= mask_next;
           Tests:       T2 T9 T10 
101        1/1                end else if (valid_o && !ready_i) begin
           Tests:       T1 T2 T3 
102                             // Downstream isn't yet ready so, keep current request alive. (First come first serve)
103        unreachable          mask <= ppc_out;
104                           end
                        MISSING_ELSE
105                         end
106                     
107                         if (EnDataPort == 1) begin: gen_datapath
108                           always_comb begin
109        1/1                  data_o = '0;
           Tests:       T1 T2 T3 
110        1/1                  for (int i = 0 ; i < N ; i++) begin
           Tests:       T1 T2 T3 
111        1/1                    if (winner[i]) begin
           Tests:       T1 T2 T3 
112        1/1                      data_o = data_i[i];
           Tests:       T2 T9 T10 
113                               end
                        MISSING_ELSE
114                             end
115                           end
116                         end else begin: gen_nodatapath
117                           assign data_o = '1;
118                           // The following signal is used to avoid possible lint errors.
119                           logic [DW-1:0] unused_data [N];
120                           assign unused_data = data_i;
121                         end
122                     
123                         always_comb begin
124        1/1                idx_o = '0;
           Tests:       T1 T2 T3 
125        1/1                for (int unsigned i = 0 ; i < N ; i++) begin
           Tests:       T1 T2 T3 
126        1/1                  if (winner[i]) begin
           Tests:       T1 T2 T3 
127        1/1                    idx_o = i[IdxW-1:0];
           Tests:       T2 T9 T10 
128                             end
                        MISSING_ELSE
Cond Coverage for Instance : tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb
 | Total | Covered | Percent | 
| Conditions | 9 | 8 | 88.89 | 
| Logical | 9 | 8 | 88.89 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T2,T9,T10 | 
 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T2,T9,T10 | 
| 1 | 0 | Covered | T2,T9,T10 | 
 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
| -1- | Status | Tests |                       
| 0 | Unreachable |  | 
| 1 | Covered | T1,T2,T3 | 
 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Unreachable |  | 
| 1 | 1 | Covered | T2,T9,T10 | 
 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Unreachable |  | 
Branch Coverage for Instance : tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
10 | 
10 | 
100.00 | 
| TERNARY | 
76 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
90 | 
1 | 
1 | 
100.00 | 
| IF | 
96 | 
3 | 
3 | 
100.00 | 
| IF | 
126 | 
2 | 
2 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
76             assign arb_req = (|masked_req) ? masked_req : req_i;
                                              -1-  
                                              ==>  
                                              ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T2,T9,T10 | 
| 0 | 
Covered | 
T1,T2,T3 | 
90             assign gnt_o    = (ready_i) ? winner : '0;
                                           -1-  
                                           ==>  
                                           ==> (Unreachable)  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Unreachable | 
 | 
96               if (!rst_ni) begin
                 -1-  
97                 mask <= '0;
                   ==>
98               end else if (valid_o && ready_i) begin
                          -2-  
99                 // Latch only when requests accepted
100                mask <= mask_next;
                   ==>
101              end else if (valid_o && !ready_i) begin
                          -3-  
102                // Downstream isn't yet ready so, keep current request alive. (First come first serve)
103                mask <= ppc_out;
                   ==> (Unreachable)
104              end
                 MISSING_ELSE
                 ==>
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
Covered | 
T2,T9,T10 | 
| 0 | 
0 | 
1 | 
Unreachable | 
 | 
| 0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
126                if (winner[i]) begin
                   -1-  
127                  idx_o = i[IdxW-1:0];
                     ==>
128                end
                   MISSING_ELSE
                   ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T2,T9,T10 | 
| 0 | 
Covered | 
T1,T2,T3 | 
111                  if (winner[i]) begin
                     -1-  
112                    data_o = data_i[i];
                       ==>
113                  end
                     MISSING_ELSE
                     ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T2,T9,T10 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb
Assertion Details
CheckHotOne_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
443673543 | 
443584539 | 
0 | 
0 | 
| T1 | 
1686 | 
1596 | 
0 | 
0 | 
| T2 | 
1231 | 
1172 | 
0 | 
0 | 
| T3 | 
1231 | 
1147 | 
0 | 
0 | 
| T4 | 
8664 | 
8564 | 
0 | 
0 | 
| T5 | 
984 | 
929 | 
0 | 
0 | 
| T6 | 
1927 | 
1861 | 
0 | 
0 | 
| T7 | 
8259 | 
5979 | 
0 | 
0 | 
| T8 | 
3152 | 
3099 | 
0 | 
0 | 
| T9 | 
1273 | 
1192 | 
0 | 
0 | 
| T10 | 
6964 | 
6883 | 
0 | 
0 | 
CheckNGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
976 | 
976 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T7 | 
1 | 
1 | 
0 | 
0 | 
| T8 | 
1 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
1 | 
0 | 
0 | 
GntImpliesReady_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
443673543 | 
2309853 | 
0 | 
0 | 
| T2 | 
1231 | 
200 | 
0 | 
0 | 
| T3 | 
1231 | 
0 | 
0 | 
0 | 
| T4 | 
8664 | 
0 | 
0 | 
0 | 
| T5 | 
984 | 
0 | 
0 | 
0 | 
| T6 | 
1927 | 
0 | 
0 | 
0 | 
| T7 | 
8259 | 
0 | 
0 | 
0 | 
| T8 | 
3152 | 
0 | 
0 | 
0 | 
| T9 | 
1273 | 
200 | 
0 | 
0 | 
| T10 | 
6964 | 
29 | 
0 | 
0 | 
| T11 | 
10787 | 
106 | 
0 | 
0 | 
| T13 | 
0 | 
832 | 
0 | 
0 | 
| T16 | 
0 | 
832 | 
0 | 
0 | 
| T18 | 
0 | 
832 | 
0 | 
0 | 
| T19 | 
0 | 
832 | 
0 | 
0 | 
| T26 | 
0 | 
27 | 
0 | 
0 | 
| T39 | 
0 | 
200 | 
0 | 
0 | 
GntImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
443673543 | 
2309853 | 
0 | 
0 | 
| T2 | 
1231 | 
200 | 
0 | 
0 | 
| T3 | 
1231 | 
0 | 
0 | 
0 | 
| T4 | 
8664 | 
0 | 
0 | 
0 | 
| T5 | 
984 | 
0 | 
0 | 
0 | 
| T6 | 
1927 | 
0 | 
0 | 
0 | 
| T7 | 
8259 | 
0 | 
0 | 
0 | 
| T8 | 
3152 | 
0 | 
0 | 
0 | 
| T9 | 
1273 | 
200 | 
0 | 
0 | 
| T10 | 
6964 | 
29 | 
0 | 
0 | 
| T11 | 
10787 | 
106 | 
0 | 
0 | 
| T13 | 
0 | 
832 | 
0 | 
0 | 
| T16 | 
0 | 
832 | 
0 | 
0 | 
| T18 | 
0 | 
832 | 
0 | 
0 | 
| T19 | 
0 | 
832 | 
0 | 
0 | 
| T26 | 
0 | 
27 | 
0 | 
0 | 
| T39 | 
0 | 
200 | 
0 | 
0 | 
GrantKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
443673543 | 
443584539 | 
0 | 
0 | 
| T1 | 
1686 | 
1596 | 
0 | 
0 | 
| T2 | 
1231 | 
1172 | 
0 | 
0 | 
| T3 | 
1231 | 
1147 | 
0 | 
0 | 
| T4 | 
8664 | 
8564 | 
0 | 
0 | 
| T5 | 
984 | 
929 | 
0 | 
0 | 
| T6 | 
1927 | 
1861 | 
0 | 
0 | 
| T7 | 
8259 | 
5979 | 
0 | 
0 | 
| T8 | 
3152 | 
3099 | 
0 | 
0 | 
| T9 | 
1273 | 
1192 | 
0 | 
0 | 
| T10 | 
6964 | 
6883 | 
0 | 
0 | 
IdxKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
443673543 | 
443584539 | 
0 | 
0 | 
| T1 | 
1686 | 
1596 | 
0 | 
0 | 
| T2 | 
1231 | 
1172 | 
0 | 
0 | 
| T3 | 
1231 | 
1147 | 
0 | 
0 | 
| T4 | 
8664 | 
8564 | 
0 | 
0 | 
| T5 | 
984 | 
929 | 
0 | 
0 | 
| T6 | 
1927 | 
1861 | 
0 | 
0 | 
| T7 | 
8259 | 
5979 | 
0 | 
0 | 
| T8 | 
3152 | 
3099 | 
0 | 
0 | 
| T9 | 
1273 | 
1192 | 
0 | 
0 | 
| T10 | 
6964 | 
6883 | 
0 | 
0 | 
IndexIsCorrect_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
443673543 | 
2309853 | 
0 | 
0 | 
| T2 | 
1231 | 
200 | 
0 | 
0 | 
| T3 | 
1231 | 
0 | 
0 | 
0 | 
| T4 | 
8664 | 
0 | 
0 | 
0 | 
| T5 | 
984 | 
0 | 
0 | 
0 | 
| T6 | 
1927 | 
0 | 
0 | 
0 | 
| T7 | 
8259 | 
0 | 
0 | 
0 | 
| T8 | 
3152 | 
0 | 
0 | 
0 | 
| T9 | 
1273 | 
200 | 
0 | 
0 | 
| T10 | 
6964 | 
29 | 
0 | 
0 | 
| T11 | 
10787 | 
106 | 
0 | 
0 | 
| T13 | 
0 | 
832 | 
0 | 
0 | 
| T16 | 
0 | 
832 | 
0 | 
0 | 
| T18 | 
0 | 
832 | 
0 | 
0 | 
| T19 | 
0 | 
832 | 
0 | 
0 | 
| T26 | 
0 | 
27 | 
0 | 
0 | 
| T39 | 
0 | 
200 | 
0 | 
0 | 
LockArbDecision_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
443673543 | 
0 | 
0 | 
0 | 
NoReadyValidNoGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
443673543 | 
0 | 
0 | 
0 | 
ReadyAndValidImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
443673543 | 
2309853 | 
0 | 
0 | 
| T2 | 
1231 | 
200 | 
0 | 
0 | 
| T3 | 
1231 | 
0 | 
0 | 
0 | 
| T4 | 
8664 | 
0 | 
0 | 
0 | 
| T5 | 
984 | 
0 | 
0 | 
0 | 
| T6 | 
1927 | 
0 | 
0 | 
0 | 
| T7 | 
8259 | 
0 | 
0 | 
0 | 
| T8 | 
3152 | 
0 | 
0 | 
0 | 
| T9 | 
1273 | 
200 | 
0 | 
0 | 
| T10 | 
6964 | 
29 | 
0 | 
0 | 
| T11 | 
10787 | 
106 | 
0 | 
0 | 
| T13 | 
0 | 
832 | 
0 | 
0 | 
| T16 | 
0 | 
832 | 
0 | 
0 | 
| T18 | 
0 | 
832 | 
0 | 
0 | 
| T19 | 
0 | 
832 | 
0 | 
0 | 
| T26 | 
0 | 
27 | 
0 | 
0 | 
| T39 | 
0 | 
200 | 
0 | 
0 | 
ReqAndReadyImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
443673543 | 
2309853 | 
0 | 
0 | 
| T2 | 
1231 | 
200 | 
0 | 
0 | 
| T3 | 
1231 | 
0 | 
0 | 
0 | 
| T4 | 
8664 | 
0 | 
0 | 
0 | 
| T5 | 
984 | 
0 | 
0 | 
0 | 
| T6 | 
1927 | 
0 | 
0 | 
0 | 
| T7 | 
8259 | 
0 | 
0 | 
0 | 
| T8 | 
3152 | 
0 | 
0 | 
0 | 
| T9 | 
1273 | 
200 | 
0 | 
0 | 
| T10 | 
6964 | 
29 | 
0 | 
0 | 
| T11 | 
10787 | 
106 | 
0 | 
0 | 
| T13 | 
0 | 
832 | 
0 | 
0 | 
| T16 | 
0 | 
832 | 
0 | 
0 | 
| T18 | 
0 | 
832 | 
0 | 
0 | 
| T19 | 
0 | 
832 | 
0 | 
0 | 
| T26 | 
0 | 
27 | 
0 | 
0 | 
| T39 | 
0 | 
200 | 
0 | 
0 | 
ReqImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
443673543 | 
2309853 | 
0 | 
0 | 
| T2 | 
1231 | 
200 | 
0 | 
0 | 
| T3 | 
1231 | 
0 | 
0 | 
0 | 
| T4 | 
8664 | 
0 | 
0 | 
0 | 
| T5 | 
984 | 
0 | 
0 | 
0 | 
| T6 | 
1927 | 
0 | 
0 | 
0 | 
| T7 | 
8259 | 
0 | 
0 | 
0 | 
| T8 | 
3152 | 
0 | 
0 | 
0 | 
| T9 | 
1273 | 
200 | 
0 | 
0 | 
| T10 | 
6964 | 
29 | 
0 | 
0 | 
| T11 | 
10787 | 
106 | 
0 | 
0 | 
| T13 | 
0 | 
832 | 
0 | 
0 | 
| T16 | 
0 | 
832 | 
0 | 
0 | 
| T18 | 
0 | 
832 | 
0 | 
0 | 
| T19 | 
0 | 
832 | 
0 | 
0 | 
| T26 | 
0 | 
27 | 
0 | 
0 | 
| T39 | 
0 | 
200 | 
0 | 
0 | 
ReqStaysHighUntilGranted0_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
443673543 | 
0 | 
0 | 
0 | 
RoundRobin_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
443673543 | 
7 | 
0 | 
976 | 
| T40 | 
258911 | 
0 | 
0 | 
1 | 
| T88 | 
762999 | 
2 | 
0 | 
1 | 
| T89 | 
0 | 
1 | 
0 | 
0 | 
| T90 | 
0 | 
1 | 
0 | 
0 | 
| T91 | 
0 | 
1 | 
0 | 
0 | 
| T92 | 
0 | 
1 | 
0 | 
0 | 
| T93 | 
0 | 
1 | 
0 | 
0 | 
| T94 | 
1104 | 
0 | 
0 | 
1 | 
| T95 | 
1909 | 
0 | 
0 | 
1 | 
| T96 | 
57299 | 
0 | 
0 | 
1 | 
| T97 | 
1605 | 
0 | 
0 | 
1 | 
| T98 | 
910 | 
0 | 
0 | 
1 | 
| T99 | 
46182 | 
0 | 
0 | 
1 | 
| T100 | 
396044 | 
0 | 
0 | 
1 | 
| T101 | 
203267 | 
0 | 
0 | 
1 | 
ValidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
443673543 | 
443584539 | 
0 | 
0 | 
| T1 | 
1686 | 
1596 | 
0 | 
0 | 
| T2 | 
1231 | 
1172 | 
0 | 
0 | 
| T3 | 
1231 | 
1147 | 
0 | 
0 | 
| T4 | 
8664 | 
8564 | 
0 | 
0 | 
| T5 | 
984 | 
929 | 
0 | 
0 | 
| T6 | 
1927 | 
1861 | 
0 | 
0 | 
| T7 | 
8259 | 
5979 | 
0 | 
0 | 
| T8 | 
3152 | 
3099 | 
0 | 
0 | 
| T9 | 
1273 | 
1192 | 
0 | 
0 | 
| T10 | 
6964 | 
6883 | 
0 | 
0 | 
gen_data_port_assertion.DataFlow_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
443673543 | 
2309853 | 
0 | 
0 | 
| T2 | 
1231 | 
200 | 
0 | 
0 | 
| T3 | 
1231 | 
0 | 
0 | 
0 | 
| T4 | 
8664 | 
0 | 
0 | 
0 | 
| T5 | 
984 | 
0 | 
0 | 
0 | 
| T6 | 
1927 | 
0 | 
0 | 
0 | 
| T7 | 
8259 | 
0 | 
0 | 
0 | 
| T8 | 
3152 | 
0 | 
0 | 
0 | 
| T9 | 
1273 | 
200 | 
0 | 
0 | 
| T10 | 
6964 | 
29 | 
0 | 
0 | 
| T11 | 
10787 | 
106 | 
0 | 
0 | 
| T13 | 
0 | 
832 | 
0 | 
0 | 
| T16 | 
0 | 
832 | 
0 | 
0 | 
| T18 | 
0 | 
832 | 
0 | 
0 | 
| T19 | 
0 | 
832 | 
0 | 
0 | 
| T26 | 
0 | 
27 | 
0 | 
0 | 
| T39 | 
0 | 
200 | 
0 | 
0 |