Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
726 |
726 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
978191222 |
978084470 |
0 |
0 |
T1 |
94172 |
94120 |
0 |
0 |
T2 |
251629 |
251623 |
0 |
0 |
T3 |
48601 |
48490 |
0 |
0 |
T4 |
155635 |
155609 |
0 |
0 |
T7 |
1215 |
1153 |
0 |
0 |
T8 |
34413 |
34344 |
0 |
0 |
T9 |
44410 |
44336 |
0 |
0 |
T10 |
157127 |
157047 |
0 |
0 |
T11 |
339021 |
338960 |
0 |
0 |
T12 |
224133 |
224063 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
978191222 |
978072759 |
0 |
2178 |
T1 |
94172 |
94117 |
0 |
3 |
T2 |
251629 |
251623 |
0 |
3 |
T3 |
48601 |
48457 |
0 |
3 |
T4 |
155635 |
155593 |
0 |
3 |
T7 |
1215 |
1150 |
0 |
3 |
T8 |
34413 |
34341 |
0 |
3 |
T9 |
44410 |
44333 |
0 |
3 |
T10 |
157127 |
157044 |
0 |
3 |
T11 |
339021 |
338957 |
0 |
3 |
T12 |
224133 |
224060 |
0 |
3 |