Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
900 |
900 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1135821653 |
1135701678 |
0 |
0 |
T1 |
149893 |
149887 |
0 |
0 |
T2 |
108496 |
108491 |
0 |
0 |
T3 |
67626 |
67568 |
0 |
0 |
T4 |
262619 |
262612 |
0 |
0 |
T5 |
120829 |
120804 |
0 |
0 |
T9 |
67246 |
67186 |
0 |
0 |
T10 |
34477 |
34427 |
0 |
0 |
T11 |
105136 |
105126 |
0 |
0 |
T12 |
235801 |
235795 |
0 |
0 |
T13 |
144839 |
144838 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1135821653 |
1135689615 |
0 |
2700 |
T1 |
149893 |
149886 |
0 |
3 |
T2 |
108496 |
108490 |
0 |
3 |
T3 |
67626 |
67565 |
0 |
3 |
T4 |
262619 |
262611 |
0 |
3 |
T5 |
120829 |
120791 |
0 |
3 |
T9 |
67246 |
67183 |
0 |
3 |
T10 |
34477 |
34424 |
0 |
3 |
T11 |
105136 |
105126 |
0 |
3 |
T12 |
235801 |
235795 |
0 |
3 |
T13 |
144839 |
144838 |
0 |
3 |