Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
899 |
899 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1200441227 |
1200320256 |
0 |
0 |
T1 |
183134 |
183129 |
0 |
0 |
T2 |
33825 |
33745 |
0 |
0 |
T3 |
702951 |
702892 |
0 |
0 |
T4 |
208675 |
208615 |
0 |
0 |
T5 |
954962 |
954709 |
0 |
0 |
T9 |
78254 |
78196 |
0 |
0 |
T10 |
507215 |
507156 |
0 |
0 |
T11 |
170075 |
170068 |
0 |
0 |
T12 |
101274 |
101273 |
0 |
0 |
T13 |
464381 |
464312 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1200441227 |
1200306685 |
0 |
2697 |
T1 |
183134 |
183129 |
0 |
3 |
T2 |
33825 |
33742 |
0 |
3 |
T3 |
702951 |
702889 |
0 |
3 |
T4 |
208675 |
208612 |
0 |
3 |
T5 |
954962 |
954673 |
0 |
3 |
T9 |
78254 |
78193 |
0 |
3 |
T10 |
507215 |
507153 |
0 |
3 |
T11 |
170075 |
170068 |
0 |
3 |
T12 |
101274 |
101273 |
0 |
3 |
T13 |
464381 |
464309 |
0 |
3 |