Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
894 |
894 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1128382284 |
1128280197 |
0 |
0 |
T1 |
72660 |
72601 |
0 |
0 |
T2 |
733540 |
733212 |
0 |
0 |
T3 |
138239 |
138231 |
0 |
0 |
T4 |
53691 |
53637 |
0 |
0 |
T5 |
894810 |
893652 |
0 |
0 |
T8 |
1175 |
1109 |
0 |
0 |
T9 |
33655 |
33602 |
0 |
0 |
T10 |
555647 |
555575 |
0 |
0 |
T11 |
467617 |
467534 |
0 |
0 |
T12 |
119659 |
119658 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1128382284 |
1128268649 |
0 |
2682 |
T1 |
72660 |
72598 |
0 |
3 |
T2 |
733540 |
733200 |
0 |
3 |
T3 |
138239 |
138231 |
0 |
3 |
T4 |
53691 |
53634 |
0 |
3 |
T5 |
894810 |
893529 |
0 |
3 |
T8 |
1175 |
1106 |
0 |
3 |
T9 |
33655 |
33599 |
0 |
3 |
T10 |
555647 |
555572 |
0 |
3 |
T11 |
467617 |
467531 |
0 |
3 |
T12 |
119659 |
119658 |
0 |
3 |