Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
894 |
894 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1066226182 |
1066127568 |
0 |
0 |
T1 |
88125 |
88063 |
0 |
0 |
T2 |
75326 |
75264 |
0 |
0 |
T3 |
783402 |
783157 |
0 |
0 |
T4 |
438132 |
438107 |
0 |
0 |
T5 |
993783 |
993706 |
0 |
0 |
T6 |
441402 |
441287 |
0 |
0 |
T7 |
74227 |
74151 |
0 |
0 |
T8 |
33687 |
33626 |
0 |
0 |
T9 |
415933 |
415926 |
0 |
0 |
T10 |
324822 |
324747 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1066226182 |
1066114874 |
0 |
2682 |
T1 |
88125 |
88060 |
0 |
3 |
T2 |
75326 |
75261 |
0 |
3 |
T3 |
783402 |
783060 |
0 |
3 |
T4 |
438132 |
438097 |
0 |
3 |
T5 |
993783 |
993703 |
0 |
3 |
T6 |
441402 |
441252 |
0 |
3 |
T7 |
74227 |
74148 |
0 |
3 |
T8 |
33687 |
33623 |
0 |
3 |
T9 |
415933 |
415926 |
0 |
3 |
T10 |
324822 |
324744 |
0 |
3 |