Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
| ALWAYS | 128 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 124 |
1 |
1 |
| 128 |
1 |
1 |
| 168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
901 |
901 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
| T11 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1144626933 |
1144498578 |
0 |
0 |
| T1 |
207009 |
207003 |
0 |
0 |
| T2 |
491913 |
491854 |
0 |
0 |
| T3 |
789 |
692 |
0 |
0 |
| T4 |
139899 |
139873 |
0 |
0 |
| T5 |
97502 |
97427 |
0 |
0 |
| T8 |
134457 |
134448 |
0 |
0 |
| T9 |
1284 |
1234 |
0 |
0 |
| T10 |
75527 |
75477 |
0 |
0 |
| T11 |
339087 |
339011 |
0 |
0 |
| T12 |
722470 |
722394 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1144626933 |
1144485453 |
0 |
2703 |
| T1 |
207009 |
207003 |
0 |
3 |
| T2 |
491913 |
491851 |
0 |
3 |
| T3 |
789 |
689 |
0 |
3 |
| T4 |
139899 |
139855 |
0 |
3 |
| T5 |
97502 |
97424 |
0 |
3 |
| T8 |
134457 |
134448 |
0 |
3 |
| T9 |
1284 |
1231 |
0 |
3 |
| T10 |
75527 |
75474 |
0 |
3 |
| T11 |
339087 |
339008 |
0 |
3 |
| T12 |
722470 |
722391 |
0 |
3 |