Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
899 |
899 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1032590162 |
1032463685 |
0 |
0 |
T1 |
127683 |
127597 |
0 |
0 |
T2 |
125156 |
125149 |
0 |
0 |
T3 |
266755 |
266691 |
0 |
0 |
T7 |
75426 |
75372 |
0 |
0 |
T8 |
195365 |
195358 |
0 |
0 |
T9 |
438430 |
438380 |
0 |
0 |
T10 |
188718 |
188667 |
0 |
0 |
T11 |
33909 |
33858 |
0 |
0 |
T12 |
123042 |
123037 |
0 |
0 |
T13 |
242882 |
242812 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1032590162 |
1032451526 |
0 |
2697 |
T1 |
127683 |
127594 |
0 |
3 |
T2 |
125156 |
125149 |
0 |
3 |
T3 |
266755 |
266688 |
0 |
3 |
T7 |
75426 |
75369 |
0 |
3 |
T8 |
195365 |
195358 |
0 |
3 |
T9 |
438430 |
438377 |
0 |
3 |
T10 |
188718 |
188664 |
0 |
3 |
T11 |
33909 |
33855 |
0 |
3 |
T12 |
123042 |
123037 |
0 |
3 |
T13 |
242882 |
242809 |
0 |
3 |