Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
902 |
902 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1186392081 |
1186273282 |
0 |
0 |
T1 |
83019 |
82931 |
0 |
0 |
T2 |
421448 |
421388 |
0 |
0 |
T3 |
139800 |
139740 |
0 |
0 |
T4 |
207000 |
206993 |
0 |
0 |
T5 |
795464 |
795404 |
0 |
0 |
T6 |
105595 |
105564 |
0 |
0 |
T9 |
91350 |
91298 |
0 |
0 |
T10 |
737578 |
737569 |
0 |
0 |
T11 |
75822 |
75770 |
0 |
0 |
T12 |
222895 |
222844 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1186392081 |
1186260375 |
0 |
2706 |
T1 |
83019 |
82913 |
0 |
3 |
T2 |
421448 |
421385 |
0 |
3 |
T3 |
139800 |
139737 |
0 |
3 |
T4 |
207000 |
206993 |
0 |
3 |
T5 |
795464 |
795401 |
0 |
3 |
T6 |
105595 |
105555 |
0 |
3 |
T9 |
91350 |
91295 |
0 |
3 |
T10 |
737578 |
737569 |
0 |
3 |
T11 |
75822 |
75767 |
0 |
3 |
T12 |
222895 |
222841 |
0 |
3 |