Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
902 |
902 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1170501284 |
1170379769 |
0 |
0 |
T1 |
394046 |
393984 |
0 |
0 |
T2 |
76011 |
75921 |
0 |
0 |
T3 |
824129 |
824065 |
0 |
0 |
T4 |
220692 |
220638 |
0 |
0 |
T5 |
412962 |
412905 |
0 |
0 |
T6 |
691714 |
691707 |
0 |
0 |
T7 |
53550 |
53439 |
0 |
0 |
T8 |
976885 |
976818 |
0 |
0 |
T12 |
206924 |
206916 |
0 |
0 |
T13 |
73969 |
73902 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1170501284 |
1170366431 |
0 |
2706 |
T1 |
394046 |
393981 |
0 |
3 |
T2 |
76011 |
75918 |
0 |
3 |
T3 |
824129 |
824062 |
0 |
3 |
T4 |
220692 |
220635 |
0 |
3 |
T5 |
412962 |
412902 |
0 |
3 |
T6 |
691714 |
691707 |
0 |
3 |
T7 |
53550 |
53406 |
0 |
3 |
T8 |
976885 |
976815 |
0 |
3 |
T12 |
206924 |
206916 |
0 |
3 |
T13 |
73969 |
73899 |
0 |
3 |