Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
901 |
901 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067090457 |
1066975067 |
0 |
0 |
T1 |
148779 |
148729 |
0 |
0 |
T2 |
787298 |
787240 |
0 |
0 |
T3 |
225841 |
225767 |
0 |
0 |
T4 |
166441 |
166435 |
0 |
0 |
T5 |
236683 |
236625 |
0 |
0 |
T6 |
77480 |
77416 |
0 |
0 |
T10 |
664752 |
664688 |
0 |
0 |
T11 |
140244 |
140237 |
0 |
0 |
T12 |
137885 |
137879 |
0 |
0 |
T13 |
18118 |
18032 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067090457 |
1066961796 |
0 |
2703 |
T1 |
148779 |
148726 |
0 |
3 |
T2 |
787298 |
787237 |
0 |
3 |
T3 |
225841 |
225764 |
0 |
3 |
T4 |
166441 |
166435 |
0 |
3 |
T5 |
236683 |
236622 |
0 |
3 |
T6 |
77480 |
77413 |
0 |
3 |
T10 |
664752 |
664685 |
0 |
3 |
T11 |
140244 |
140237 |
0 |
3 |
T12 |
137885 |
137878 |
0 |
3 |
T13 |
18118 |
18014 |
0 |
3 |